Light-emitting diodes (LEDs) are used in many types of display devices. Smaller sized LEDs, e.g., micro-LEDs, are beneficial for certain applications such as augmented reality (AR) or virtual reality (VR). In AR/VR, the display is usually a head-mounted device. Micro-LEDs, which can be several microns or less in diameter, have the potential to provide sufficient pixel density for high resolution within the space constraints of a head-mounted device. At present, micro-LEDs tend to be significantly less efficient compared to traditional LEDs, e.g., an LED with a diameter on the order of 1 millimeter.
As the size of LEDs is reduced, efficiency losses due to surface recombination become ever more significant as a factor impacting overall performance. In particular, non-radiative recombination of charge carriers at and/or near the sidewalls of an LED mesa is a major contributor to reduced internal quantum efficiency (IQE) and reduced external quantum efficiency (EQE). In non-radiative recombination, charge carriers recombine to release phonons (heat) instead of photons. Non-radiative recombination can occur as a result of defects along the mesa sidewalls, such as dangling bonds created as a result of etching mesas from a layered semiconductor structure. Non-radiative recombination is a challenging problem for micro-LEDs because micro-LEDs tend to have a high surface to volume ratio, between the surface area of the mesa sidewalls and the volume of the micro-LED. Additionally, manufacturing processes designed for traditional LEDs are not always suitable for making micro-LEDs. Color performance (e.g., emission wavelength), device longevity, and reliability are also of concern when manufacturing micro-LEDs.
This disclosure relates generally to techniques for enhancing the efficiency of an LED through forming one or more epitaxial layers over the sidewalls of an LED mesa. The one or more epitaxial layers can be grown after performing mesa etching, through a process referred to herein as mesa sidewall epitaxy (MSE). Epitaxial layers grown using MSE may operate to reduce non-radiative recombination at or near the sidewalls. For example, the one or more epitaxial layers can include at least one layer that has a larger (wider) bandgap compared to the bandgap along a sidewall, e.g., a bandgap of a light-emitting region in the mesa.
Aspects of the present disclosure also relate to techniques for tuning the light emission characteristics of an LED through forming one or more epitaxial layers over the sidewalls of an LED mesa such that the epitaxial layer(s) induce a predetermined amount of tensile or compressive strain along the sidewalls. The techniques described herein can be applied to micro-LEDs but are also applicable to other types of LEDs.
According to certain embodiments, an LED device may include a mesa and at least one epitaxial layer grown over a sidewall of the mesa. The sidewall of the mesa encompasses a first semiconductor layer, a second semiconductor layer, and an active region between the first semiconductor layer and the second semiconductor layer. The first semiconductor layer and the second semiconductor layer are oppositely doped, and the active region includes a quantum well. The at least one epitaxial layer comprises a semiconductor material having a wider bandgap than a semiconductor material of the quantum well. The at least one epitaxial layer is configured to induce compressive or tensile strain along the sidewall, including strain in the quantum well. The compressive or tensile strain that is induced in the quantum well causes a bandgap of a peripheral portion of the quantum well to differ from a bandgap of a central portion of the quantum well.
In some examples, tensile strain in the at least one epitaxial layer induces compressive strain in the quantum well. In other examples, compressive strain in the at least one epitaxial layer induces tensile strain in the quantum well. Whether compressive or tensile, the induced strain can modify a wavelength and/or intensity of light emitted from the peripheral portion relative to the central portion. The induced strain can also cause a heavy hole band of the quantum well to diverge from a light hole band of the quantum well.
In some examples, the above-described LED device further includes a contact and a dielectric mask surrounding the contact. The contact is formed on a surface of the first semiconductor layer. The dielectric mask defines an area where the at least one epitaxial layer is absent from the first semiconductor layer.
In some examples, the at least one epitaxial layer includes an undoped epitaxial layer in contact with the active region and one or more doped epitaxial layers adjacent to the undoped epitaxial layer. For instance, the at least one epitaxial layer can include a first doped epitaxial layer in contact with the first semiconductor layer or the second semiconductor layer. As another example, the at least one epitaxial layer can include a first doped epitaxial layer that is separated from the sidewall of the mesa by the undoped epitaxial layer.
In some examples, part of the sidewall of the mesa may extend beyond another part of the sidewall while both parts are covered by the least one epitaxial layer. For instance, the active region can extend beyond the first semiconductor layer and/or the second semiconductor layer, with the at least one epitaxial layer covering the active region, the first semiconductor layer, and the second semiconductor layer.
In some examples, the at least one epitaxial layer includes an epitaxial layer having a crystal structure characterized by a lattice constant that varies as a function of distance from the sidewall of the mesa (e.g., progressively increasing or decreasing with distance).
According to certain embodiments, a method of forming an LED device involves etching a semiconductor structure to form a mesa with a sidewall encompassing a first semiconductor layer, a second semiconductor layer, and an active region between the first semiconductor layer and the second semiconductor layer. The method further involves growing at least one epitaxial layer over the sidewall of the mesa. The first semiconductor layer and the second semiconductor layer are oppositely doped. The active region includes a quantum well. The at least one epitaxial layer comprises a semiconductor material having a wider bandgap than a semiconductor material of the quantum well. The at least one epitaxial layer is configured to induce compressive or tensile strain in the quantum well. The compressive or tensile strain causes a bandgap of a peripheral portion of the quantum well to differ from a bandgap of a central portion of the quantum well.
In some examples, growing the at least one epitaxial layer involves controlling growth conditions to vary a lattice constant of the at least one epitaxial layer. Alternatively or additionally, growing the at least one epitaxial layer can involve forming an undoped epitaxial layer in contact with the active region, and forming one or more doped epitaxial layers adjacent to the undoped epitaxial layer.
In some examples, the above-described method further involves cleaning the sidewall of the mesa prior to growing the at least one epitaxial layer. The cleaning can include applying a cleaning agent to chemically remove impurities or etch damage from the sidewall.
In some examples, the above-described method further involves forming a dielectric mask over the first semiconductor layer prior to cleaning the sidewall. The dielectric mask defines an area where the at least one epitaxial layer is absent from the first semiconductor layer. The dielectric mask also operates to protect the first semiconductor layer during the cleaning of the sidewall and the growing of the at least one epitaxial layer. In some examples, the above-described method further involves forming a contact on a surface of the first semiconductor layer. The contact can be formed before or after the dielectric mask. The dielectric mask can surround the contact as part of the LED device.
In some examples, the above-described method further involves controlling a temperature at which the at least one epitaxial layer is grown such that dopants in the first semiconductor layer or the second semiconductor layer diffuse to a target depth.
Illustrative embodiments are described in detail below with reference to the following figures.
The figures depict embodiments of the present disclosure for purposes of illustration only. One skilled in the art will readily recognize from the following description that alternative embodiments of the structures and methods illustrated may be employed without departing from the principles, or benefits touted, of this disclosure.
In the appended figures, similar components and/or features may have the same reference label. Further, various components of the same type may be distinguished by following the reference label by a dash and a second label that distinguishes among the similar components. If only the first reference label is used in the specification, the description is applicable to any one of the similar components having the same first reference label irrespective of the second reference label.
Aspects of the present disclosure relate to techniques for enhancing the efficiency of an LED through forming one or more epitaxial layers over the sidewalls of an LED mesa. The one or more epitaxial layers can be grown through mesa sidewall epitaxy (MSE). Epitaxial layers grown using MSE may operate to reduce non-radiative recombination at or near the sidewalls. For example, the one or more epitaxial layers can include at least one layer that has a larger bandgap compared to the bandgap along a sidewall, e.g., a bandgap of a light-emitting region in the mesa. In some embodiments, the one or more epitaxial layers can include an undoped (intrinsic) semiconductor layer adjacent to a sidewall, possibly in combination with one or more doped layers. The one or more epitaxial layers may operate to prevent migration (e.g., lateral diffusion) of charge carriers toward the sidewall surface. In this manner, charge carriers may be largely confined to the active (light-emitting) region, where the charge carriers can radiatively recombine within the active region.
Aspects of the present disclosure also relate to techniques for tuning the light emission characteristics of an LED through forming one or more epitaxial layers over the sidewalls of an LED mesa such that the epitaxial layer(s) induce a predetermined amount of tensile or compressive strain along the sidewalls. The strain may be configured to modify the wavelength of light emitted at or near the sidewalls, thereby producing an LED with a particular wavelength profile. Alternatively or additionally, the strain may be configured to modify the intensity of the light emitted at or near the sidewalls. In some embodiments, an LED may include an optical element (e.g., a collimating lens) positioned at a light exit surface of the LED and that is configured based on a light emission profile (e.g., wavelength or intensity) of the LED.
LED 100 may be a micro-LED having a lateral dimension, or diameter, of less than 100 micrometers (e.g., under 10 micrometers). The semiconductor structure of the LED 100 may be made of inorganic materials. For example, the semiconductor structure may include multiple layers of III-V semiconductor materials. A III-V semiconductor material may include one or more Group III elements, such as aluminum (Al), gallium (Ga), or indium (In), in combination with a Group V element, such as nitrogen (N), phosphorus (P), arsenic (As), or antimony (Sb).
The semiconductor structure of the LED 100 may be manufactured by growing multiple epitaxial layers on a substrate, in one or more chambers, using techniques such as molecular beam epitaxy (MBE), metalorganic vapor-phase epitaxy (MOVPE), also known as organometallic vapor-phase epitaxy (OMVPE) or metalorganic chemical vapor deposition (MOCVD), or physical vapor deposition (PVD), such as pulsed laser deposition (PLD). The semiconductor layers may be grown layer-by-layer on a substrate 110 having a certain crystal lattice orientation, such as an aluminum oxide (Al2O3, commonly known as sapphire), gallium nitride (GaN), gallium arsenide (GaAs), monocrystalline silicon (Si), germanium (Ge), or gallium phosphide (GaP) substrate. Other semiconductor materials may also be suitable for use in forming the substrate 110. The substrate 110 may be cut in a specific direction to expose a specific plane as the growth surface.
The semiconductor layer 120 may be the first layer to be epitaxially grown on the substrate 110. Semiconductor layer 120 may include a Group III-V material, such as GaN, and may be p-doped (e.g., with Mg, Ca, Zn, or Be) or n-doped (e.g., with Si or Ge) to form a p-type semiconductor layer or an n-type semiconductor layer, respectively. In the example shown in
The semiconductor layer 140 may be epitaxially grown on the active region 130. Semiconductor layer 140 may include a III-V material, such as GaN, and may be p-doped (e.g., with Mg, Ca, Zn, or Be) or n-doped (e.g., with Si or Ge). In the example shown in
To make electrical contact with the semiconductor layer 120 (e.g., an n-GaN layer) of the diode and to more efficiently extract light emitted by the active region 130, the semiconductor layers may be etched to expose semiconductor layer 120 and form a mesa structure (the mesa 102) that includes the layers 120 and 130 as well as the layers of the active region 130. The mesa structure may confine carriers within the injection area of the device. Etching the mesa structure may lead to the formation of mesa sidewalls—also referred to herein as facets—that may be non-parallel with the main crystallographic directions, or in some cases, orthogonal to the growth planes.
A reflective layer 170 may be formed on the sidewalls of the mesa structure. Reflective layer 170 may include an oxide layer, such as a silicon dioxide (SiO2) layer, and may act as a reflector to reflect emitted light out of LED 100. A contact 180, which may comprise a metal, such as Al, Au, Ni, Ti, or any combination thereof, or a non-metal conductive material, shown as an n-contact in this figure, may be formed on semiconductor layer 120 and may act as an electrode of LED 100. In addition, another contact 190, such as an Al/Ni/Au metal layer, shown as a p-contact in this figure, may be formed to make ohmic contact with semiconductor layer 140 and to act as another electrode of LED 100.
When a voltage signal is applied across the contacts 180 and 190, electrons and holes may be injected into and recombine in the active region 130, and the recombination of electrons and holes may result in emission of photons, i.e., light. The wavelength and energy of the emitted photons may depend on the energy bandgap between the valence band and the conduction band in the active region 130. For example, InGaN active layers may emit green or blue light, while AlInGaP active layers may emit red, orange, yellow, or green light. The emitted photons may be reflected by the reflective layer 170 and may exit the LED 100, for example, from the bottom side (e.g., through the substrate 110). In some implementations, one or more optical elements (e.g., lenses or waveguides) may be disposed on a light exit surface of the LED 100 to further control the light emission of the LED 100. For example, a collimating lens may be formed on the substrate 110 to collimate light that is emitted from the active region 130.
In the example of
Additionally, although
Surface imperfections on the facets of each mesa may contribute to undesirable surface recombination that decreases the efficiency of each LED. At the mesa facets, the atomic lattice structure of the semiconductor material ends abruptly. At these surfaces, atoms of the semiconductor material lack neighbors to which bonds may be attached. This results in “dangling bonds,” which are characterized by unpaired valence electrons. These dangling bonds create energy levels (quantized energy states) within the bandgap of the semiconductor material that otherwise would not exist, causing non-radiative electron-hole recombination at or near the surface of the semiconductor material.
The effects of non-radiative recombination are especially pronounced as the physical size of an LED mesa is reduced to diameters of 10 micrometers and below, especially 5 microns and below. In larger LEDs, e.g., LEDs with a diameter greater than 50 micrometers, the LED area affected by non-radiative surface recombination is relatively small. For example, assuming a diffusion length of 1 micrometer, the effects of non-radiative surface recombination may be limited to those areas within approximately 1 micrometer of the mesa facets. For an LED having a diameter of 50 micrometers, only a small fraction of the interior of the LED is within 1 micrometer of the LED's surface—i.e., mesa facet. Therefore, even though much of the surface recombination activity in an LED occurs within the quantum well layer(s), the LED areas affected by non-radiative surface recombination would not include a significant portion of the active region. By contrast, in a much smaller LED, e.g., 2 micrometers in diameter, the area affected by surface recombination may be quite significant. In such a case, a large percentage of recombination activity may correspond to non-radiative surface recombination near the mesa facets. Thus, micro-LEDs are particularly susceptible to reduced efficiency in comparison to traditional LEDs, e.g., LEDs with diameters of several millimeters.
In addition to the components shown in
The epitaxial layer(s) 210 are configured to minimize non-radiative recombination by at least partially reducing the migration (e.g., lateral diffusion) of charge carriers toward the sidewalls. In this regard, the epitaxial layer(s) 210 may include at least one layer of semiconductor material having a wider bandgap than a bandgap of a quantum well layer in the active region 130. Due to the wider bandgap of the epitaxial layer(s), charge carriers will quantum mechanically prefer the active region 130, e.g., being concentrated near the center of the active region instead of migrating toward the edges of the active region.
The material used for the epitaxial layer(s) 210 may also be chosen in consideration of other surrounding materials along the sidewalls. For example, if the semiconductor layers 120 and 140 are formed using InGaAlP and the quantum well layer(s) are formed using InGaP, the epitaxial layer(s) 210 may include an undoped layer of InAlP in direct contact with the sidewalls. In some embodiments, the epitaxial layer(s) include at least one layer formed using material that has a wider bandgap than the bandgaps of the semiconductor layers 120 and 140. In other words, the epitaxial layer(s) 210 may have a bandgap that is wider than the bandgap along any portion of the sidewall. Example configurations of epitaxial layers that can be formed through MSE are described below in connection with
In contrast to conventional sidewall passivation techniques such as depositing dielectric material (e.g., SiO2) over the sidewalls, the epitaxial layer(s) 210 offer additional functionality. As described below, MSE layers can be grown with a predetermined amount of tensile or compressive strain, which induces the opposite type of strain within the mesa. The resulting strain along the sidewalls, in particular the strain along the edges of the active region 130, can influence the optical performance of the LED 200. For example, if the epitaxial layer(s) 210 are tensile-strained, the mesa sidewalls would be compressed. Conversely, if the epitaxial layer(s) 210 are compressive-strained, the sidewalls would be stretched. The strain in the epitaxial layer(s) 210 can be controlled by varying a growth parameter of each epitaxial layer 210, e.g., to achieve a larger or smaller lattice constant based on varying the ratio of precursors or, more generally, the chemical composition in an epitaxial layer.
With appropriate control over the growing conditions, the resulting strain in the epitaxial layer(s) 210 can effect a desired change in the light emission characteristics of the LED without straining the sidewalls to such an extent that the performance of the LED is adversely affected. For example, the induced strain along the sidewalls may be kept below a level associated with formation of a significant number of defects at the interface between the sidewalls and the epitaxial layer(s) 210. Thus, the structural integrity of the mesa can be maintained despite the strain applied by the epitaxial layer(s) 210. Depending on the direction and the amount of strain applied, the intensity and/or the wavelength of light emitted from the active region (e.g., around the perimeter of the LED) may be increased or decreased compared to when no epitaxial layers are formed on the sidewalls. Accordingly, the epitaxial layer(s) 210 can be used to tune an emission profile of the LED 200 in one or more dimensions, e.g., to achieve varied wavelength and/or intensity along the plane of a quantum well 202.
LED 200 may further include one or more optical elements configured to act upon (e.g., collimate) the light emitted from the active region 130. For example, LED 200 may include an optical element 220 coupled to a light exit surface of the LED. The optical element 220 may be a spherical lens, an aspherical lens, a grating, or the like. In this example, the light exit surface corresponds to a planar surface of the semiconductor layer 120. For example, the optical element 220 may be formed on the semiconductor layer 120 after removing the substrate 110 shown in
In some embodiments, the one or more epitaxial layers 210 are grown after forming a dielectric mask 250 over the semiconductor layer 140. The dielectric mask 250 includes one or more dielectric materials, for example, SiO2. The material used to form the dielectric mask 250 can be selected to withstand the environmental conditions under which the epitaxial layer(s) are grown. As such, the dielectric mask 250 may operate as a capping layer that protects the semiconductor layer 140 and any structures formed on the semiconductor layer 140 (e.g., the contact 190) during processing steps that occur as part of growing the epitaxial layer(s) 210. For example, the dielectric mask 250 may prevent the contact 190 and/or the top surface of the semiconductor layer 140 (e.g., the flat portion 215) from being damaged by a chemical agent used to “clean” the sidewalls in preparation for growing the epitaxial layer(s) 210. Additionally or alternatively, the dielectric mask 250 may prevent structural damage to the contact 190 and/or the top surface of the semiconductor layer 140 that would otherwise occur due to exposure to the relatively high temperatures typically used during epitaxy.
The dielectric mask 250 can modified or removed after the epitaxial layer(s) 210 have been formed. For example, a top portion 224 of the dielectric mask 250 may be removed, e.g., using chemical mechanical planarization (CMP), to expose the contact 190. In some embodiments, additional structures may be formed on the dielectric mask 250, including additional semiconductor materials and/or conductive materials. For example, a metal interconnect may be formed over the dielectric mask 250 to form ohmic contact with the contact 190 and to connect the contact 190 to a corresponding contact of a wafer containing a driver circuit for the LED 200. As another example, a highly doped (e.g., p+ or p++) semiconductor layer may be formed through an opening in the dielectric mask 250 as an interface between the semiconductor layer 140 and the contact 190.
At 302, a base stack 315 is formed on top of a semiconductor substrate, e.g., the substrate 110 as shown. The base stack 315 is a layered semiconductor structure that includes an active region (e.g., the active region 130) between a pair of oppositely doped semiconductor layers (e.g., the semiconductor layers 120 and 140). The formation of the base stack 315 may involve epitaxial growth of individual layers in the base stack and doping of certain layers (e.g., the semiconductor layers 120 and 140) while leaving other layers undoped (e.g., a layer in the active region). As discussed above, the active region can include one or more QW layers. The active region may further include one or more quantum barrier (QB) layers, e.g., a first QB layer adjacent to the semiconductor layer 120 and a second QB layer adjacent to the semiconductor layer 140. When the active region has multiple quantum wells, the active region may include additional QB layers between adjacent QW layers. For simplicity, the individual layers that form the active region are omitted from
At 304, a dielectric mask (e.g., the dielectric mask 250) is formed on top of the base stack 315, over the semiconductor layer that is farthest from the substrate. In the example of
At 306, a mesa is formed through etching the base stack 315. The resulting mesa includes sidewalls that extend along each of the layers in the base stack. However, the base stack 315 may or may not be etched all the way through to the substrate 110. The dielectric mask 250 can be patterned prior to introducing an etching agent. The patterning of the dielectric mask 250 may involve selectively removing part of the dielectric mask to expose certain areas of the semiconductor layer 140 while keeping other areas of the semiconductor layer 140 covered.
At 308, MSE processing is performed to grow one or more epitaxial layers (e.g., epitaxial layers 210) onto the sidewalls of the mesa. These sidewall epitaxial layers can be grown one at a time and in a controlled manner to configure the resulting compressive or tensile strain that is induced at the sidewalls due to the presence of the sidewall epitaxial layers.
At 310, additional processing may be performed as part of creating the LED. The additional processing may involve one or more steps performed with respect to the dielectric mask 250, e.g., modifying the structure of the dielectric mask and/or adding material onto a surface of the dielectric mask. Examples of such processing are shown in
In
In some embodiments, the doping profile of the semiconductor layer 120 and/or the semiconductor layer 140 can be a result of dopant diffusion when the epitaxial layer(s) are grown. For example, the semiconductor layer 140 may be doped by implanting p-type ions to a shallower depth than the ions would be implanted to in the absence of MSE. The implantation depth can be made shallower with the expectation that the ions will diffuse farther into the semiconductor layer 140 under the influence of the high temperatures in which the one or more epitaxial layers (e.g., the undoped layer 402) are grown. In this manner, a target depth for the implanted ions can be achieved taking into account any diffusion that may occur as a result of MSE processing.
In
In
In
The second region 504 has band energy levels characteristic of that of an intrinsic semiconductor. In particular, the conduction band and the valence band are roughly equally spaced apart with respect to the Fermi level which, in this case, corresponds to the mid-gap energy. Similar to the conduction band in the first region 502, the valence band in the third region 506 is close to the Fermi level. Although not depicted in the figure, charge carriers are also substantially free to recombine in a non-radiative manner in the second region 504 and the third region 506. For example, a hole in the third region 506 may move through quantized energy states at the sidewall surface to non-radiatively recombine with an electron in the conduction band.
Consequently, the epitaxial layer 700 in
In
In the compressive-strained configuration, the bandgap of the quantum well material becomes narrower relative to the unstrained configuration, due to a downward shift of the conduction band 900 and an upward shift of the HH and LH bands 910, 912.
In the tensile-strained configuration, the bandgap of the quantum well material becomes wider relative to the unstrained configuration, due to an upward shift of the conduction band 900 and a downward shift of the HH and LH bands 910, 912. Additionally, the HH band 910 is lower than the LH band 912. In contrast, the HH band 910 is higher than the LH band 912 in the compressive-strained configuration.
In addition to a wavelength shift, the micro-LED 1100 may also be characterized by a different PL intensity in certain areas of the micro-LED. In
In the configuration in
The configurations in
At 1302, a semiconductor structure is formed to include a first semiconductor layer, a second semiconductor, and an active region between the first semiconductor layer and the second semiconductor. The semiconductor structure can be formed as stack of layers that are epitaxially grown in sequence on top of a substrate (e.g., the substrate 110). The first semiconductor layer and the second semiconductor are oppositely doped. For instance, the first semiconductor layer may be p-doped, and the second semiconductor layer may be n-doped, or vice versa. The active region includes at least one quantum well. In some embodiments, the active region may be an MQW structure with multiple quantum wells formed using alternating layers of quantum well material and quantum barrier material.
At 1304, a dielectric mask may optionally be formed as a capping layer over the first semiconductor layer (e.g., a p-type layer). Various dielectric materials may be suitable for use in forming the dielectric mask including, for example, SiO2 or SiN. The dielectric mask may operate to protect the first semiconductor layer during the pre-epitaxial cleaning in block 1308 and/or during growth of one or more epitaxial layers on the sidewalls of the mesa (the MSE processing in block 1310). For example, the dielectric mask may prevent a contact region of the first semiconductor layer from being exposed to a chemical cleaning agent. Alternatively or additionally, the dielectric mask may provide thermal insulation against the relatively high temperatures used to grow the one or more epitaxial layers. In some embodiments, separate dielectric masks may be formed over contact regions in both the first semiconductor layer and the second semiconductor layer. Further, the dielectric mask may define an area where little or no growth occurs during the MSE processing. Accordingly, the dielectric mask may substantially confine the one or more epitaxial layers to being along the sidewall surfaces of the mesa.
At 1306, the semiconductor structure is etched into a mesa. The mesa etch can be performed using a wet etch process or a dry etch process. Dry etching can be used to precisely define the geometry of the mesa, which may be beneficial in some applications and depending, for example, on the sizes of the features to be formed. However, dry etching tends to introduce surface imperfections such as dangling bonds along the etched facets of the mesa. Etching may also introduce impurities such as oxide. Etch damage and impurities can be removed, at least in part, through chemical cleaning (block 1308). In some embodiments, the mesa etch in block 1306 may be performed prior to forming the dielectric mask in block 1304.
The mesa etch in block 1306 may produce a vertical mesa, a conical mesa, a parabolic mesa, or a mesa of some other shape. In general, the resulting mesa is a three-dimensional structure with sidewalls that encompass the various layers of the semiconductor structure including the first semiconductor layer, the second semiconductor layer, and the active region. The height of the mesa therefore depends on the thicknesses of the individual layers that form the semiconductor structure. As shown in the examples of
At 1308, exposed surfaces of the mesa are chemically cleaned to remove impurities, e.g., chemical residues leftover from the etching in block 1306 and/or oxide that develops when the etched semiconductor structure is exposed to air. The cleaning may also remove etch damage by stripping away part of the sidewall material. In this manner, the sidewall surfaces can be made more suitable for MSE. The cleaning may involve one or more chemical agents such as hydrofluoric acid (e.g., HF diluted in deionized water). In some embodiments, at least a portion of the cleaning is performed ex-situ.
At 1310, one or more epitaxial layers are grown on the sidewalls of the mesa. The one or more epitaxial layers may include an undoped layer that is in contact with all the layers along the sidewall (e.g., as shown in
When growing multiple epitaxial layers on the sidewalls, the epitaxial layers can be grown sequentially under appropriate growth conditions that determine for example, the thickness, doping concentration, dopant depth, the type of strain (tensile or compressive) that develops in each epitaxial layer, and/or the amount of strain developed in each epitaxial layer. For example, the growth conditions may be controlled to vary one or more lattice constants as each epitaxial layer is individually grown (e.g., using an appropriate ratio of group III precursors), thereby producing a certain amount of strain in the epitaxial layer. As a specific example, tensile strain in an epitaxial layer (and thus compressive strain in the mesa) can be achieved by growing the epitaxial layer using a higher ratio of Al and/or In precursors compared to the same precursors used when forming the semiconductor structure from which the mesa was etched, e.g., Al and/or In precursors that form the first semiconductor layer, the second semiconductor layer, and the active region.
In some embodiments, the epitaxial growth in block 1310 can be performed such that the LED, in particular the mesa with the one or more epitaxial layers added, substantially conforms to a predetermined emission profile, e.g., so that the wavelength and/or intensity of light emitted in different portions of the active region follow a specific pattern. The emission profile may vary two-dimensionally or three-dimensionally and may be reproduced in other mesas being formed in parallel, e.g., an array of LEDs formed together on a single wafer. As described above, adding an epitaxial layer onto the sidewalls may result in the areas near the sidewall (e.g., a peripheral portion of a quantum well) having a different emission characteristic than areas farther from the sidewall (e.g., a central portion of a quantum well). As part of conforming the LED to the emission profile, one or more processing steps preceding the epitaxial growth in block 1310 may be performed taking into consideration any changes in the composition of the mesa that may occur as a result of the MSE processing. For example, doping the first semiconductor layer and/or the second semiconductor layer may involve implanting ions to a shallower depth than would otherwise be performed in the absence of MSE. In this manner, the ions implanted in the first semiconductor layer and/or the second semiconductor layer may diffuse to reach a target depth when the mesa is exposed to high temperature during the growing of the one or more epitaxial layers.
At 1312, additional processing may be performed as part of forming the LED device. Examples of such additional processing include forming electrodes (e.g., a p-contact and an n-contact), adding a reflective layer over the sidewalls (e.g., as a coating over the one or more epitaxial layers grown in block 1310), forming an optical element on a light exit surface of the LED device (e.g., the optical element 220), and bonding a wafer on which the mesa is formed to a wafer containing a driver circuit. The additional processing in block 1312 may also involve modifying the structure of the dielectric mask from block 1306 and/or depositing one or more additional layers over the dielectric mask. For example, as described above in connection with
The embodiments described herein may be used in conjunction with various technologies, such as an artificial reality system. An artificial reality system, such as a head-mounted display (HMD) or heads-up display (HUD) system, generally includes a display configured to present artificial images that depict objects in a virtual environment. The display may present virtual objects or combine images of real objects with virtual objects, as in virtual reality (VR), augmented reality (AR), or mixed reality (MR) applications. For example, in an AR system, a user may view both displayed images of virtual objects (e.g., computer-generated images (CGIs)) and the surrounding environment by, for example, seeing through transparent display glasses or lenses (often referred to as optical see-through) or viewing displayed images of the surrounding environment captured by a camera (often referred to as video see-through). In some AR systems, the artificial images may be presented to users using a light-emitting diode (LED) based display subsystem.
In some embodiments, the systems, devices, and/or components (e.g., integrated circuits or integrated circuit packages) described herein may be integrated into an HMD. For example, such an HMD may include one or more light emitters and/or one or more light sensors incorporated into a portion of a frame of the HMD such that light can be emitted toward a tissue of a wearer of the HMD that is proximate to or touching the portion of the frame of the HMD. Example locations of such a portion of a frame of an HMD may include a portion configured to be proximate to an ear of the wearer (e.g., proximate to a superior tragus, proximate to a superior auricular, proximate to a posterior auricular, proximate to an inferior auricular, or the like), proximate to a forehead of the wearer, or the like. It should be noted that multiple sets of light emitters and light sensors may be incorporated into a frame of an HMD such that a photoplethysmogram (PPG) can be determined from measurements associated with multiple body locations of a wearer of the HMD.
In the present description, for the purposes of explanation, specific details are set forth in order to provide a thorough understanding of examples of the disclosure. However, it will be apparent that various examples may be practiced without these specific details. For example, devices, systems, structures, assemblies, methods, and other components may be shown as components in block diagram form in order not to obscure the examples in unnecessary detail. In other instances, well-known devices, processes, systems, structures, and techniques may be shown without necessary detail in order to avoid obscuring the examples. The figures and description are not intended to be restrictive. The terms and expressions that have been employed in this disclosure are used as terms of description and not of limitation, and there is no intention in the use of such terms and expressions of excluding any equivalents of the features shown and described or portions thereof. The word “example” is used herein to mean “serving as an example, instance, or illustration.” Any embodiment or design described herein as “example” is not necessarily to be construed as preferred or advantageous over other embodiments or designs.
Embodiments disclosed herein may be used to implement components of an artificial reality system or may be implemented in conjunction with an artificial reality system. Artificial reality is a form of reality that has been adjusted in some manner before presentation to a user, which may include, for example, a virtual reality, an augmented reality, a mixed reality, a hybrid reality, or some combination and/or derivatives thereof. Artificial reality content may include completely generated content or generated content combined with captured (e.g., real-world) content. The artificial reality content may include video, audio, haptic feedback, or some combination thereof, and any of which may be presented in a single channel or in multiple channels (such as stereo video that produces a three-dimensional effect to the viewer). Additionally, in some embodiments, artificial reality may also be associated with applications, products, accessories, services, or some combination thereof, that are used to, for example, create content in an artificial reality and/or are otherwise used in (e.g., perform activities in) an artificial reality. The artificial reality system that provides the artificial reality content may be implemented on various platforms, including an HMD connected to a host computer system, a standalone HMD, a mobile device or computing system, or any other hardware platform capable of providing artificial reality content to one or more viewers.
The methods, systems, and devices discussed above are examples. Various embodiments may omit, substitute, or add various procedures or components as appropriate. For instance, in alternative configurations, the methods described may be performed in an order different from that described, and/or various stages may be added, omitted, and/or combined. Also, features described with respect to certain embodiments may be combined in various other embodiments. Different aspects and elements of the embodiments may be combined in a similar manner. Also, technology evolves and, thus, many of the elements are examples that do not limit the scope of the disclosure to those specific examples.
Specific details are given in the description to provide a thorough understanding of the embodiments. However, embodiments may be practiced without these specific details. For example, well-known circuits, processes, systems, structures, and techniques have been shown without unnecessary detail in order to avoid obscuring the embodiments. This description provides example embodiments only, and is not intended to limit the scope, applicability, or configuration of the invention. Rather, the preceding description of the embodiments will provide those skilled in the art with an enabling description for implementing various embodiments. Various changes may be made in the function and arrangement of elements without departing from the spirit and scope of the present disclosure.
Also, some embodiments may be described as processes depicted as flow diagrams or block diagrams. Although each may describe the operations as a sequential process, many of the operations may be performed in parallel or concurrently. In addition, the order of the operations may be rearranged. A process may have additional steps not included in the figure. Furthermore, embodiments of the methods may be implemented by hardware, software, firmware, middleware, microcode, hardware description languages, or any combination thereof. When implemented in software, firmware, middleware, or microcode, the program code or code segments to perform the associated tasks may be stored in a computer-readable medium such as a storage medium. Processors may perform the associated tasks.
It will be apparent to those skilled in the art that substantial variations may be made in accordance with specific requirements. For example, customized or special-purpose hardware might also be used, and/or particular elements might be implemented in hardware, software (including portable software, such as applets, etc.), or both. Further, connection to other computing devices such as network input/output devices may be employed.
With reference to the appended figures, components that can include memory can include non-transitory machine-readable media. The term “machine-readable medium” and “computer-readable medium” may refer to any storage medium that participates in providing data that causes a machine to operate in a specific fashion. In embodiments provided hereinabove, various machine-readable media might be involved in providing instructions/code to processing units and/or other device(s) for execution. Additionally or alternatively, the machine-readable media might be used to store and/or carry such instructions/code. In many implementations, a computer-readable medium is a physical and/or tangible storage medium. Such a medium may take many forms, including, but not limited to, non-volatile media, volatile media, and transmission media. Common forms of computer-readable media include, for example, magnetic and/or optical media such as compact disk (CD) or digital versatile disk (DVD), punch cards, paper tape, any other physical medium with patterns of holes, a RAM, a programmable read-only memory (PROM), an erasable programmable read-only memory (EPROM), a FLASH-EPROM, any other memory chip or cartridge, a carrier wave as described hereinafter, or any other medium from which a computer can read instructions and/or code. A computer program product may include code and/or machine-executable instructions that may represent a procedure, a function, a subprogram, a program, a routine, an application (App), a subroutine, a module, a software package, a class, or any combination of instructions, data structures, or program statements.
Those of skill in the art will appreciate that information and signals used to communicate the messages described herein may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.
Terms, “and” and “or” as used herein, may include a variety of meanings that are also expected to depend at least in part upon the context in which such terms are used. Typically, “or” if used to associate a list, such as A, B, or C, is intended to mean A, B, and C, here used in the inclusive sense, as well as A, B, or C, here used in the exclusive sense. In addition, the term “one or more” as used herein may be used to describe any feature, structure, or characteristic in the singular or may be used to describe some combination of features, structures, or characteristics. However, it should be noted that this is merely an illustrative example and claimed subject matter is not limited to this example. Furthermore, the term “at least one of” if used to associate a list, such as A, B, or C, can be interpreted to mean any combination of A, B, and/or C, such as A, AB, AC, BC, AA, ABC, AAB, AABBCCC, etc.
Further, while certain embodiments have been described using a particular combination of hardware and software, it should be recognized that other combinations of hardware and software are also possible. Certain embodiments may be implemented only in hardware, or only in software, or using combinations thereof. In one example, software may be implemented with a computer program product containing computer program code or instructions executable by one or more processors for performing any or all of the steps, operations, or processes described in this disclosure, where the computer program may be stored on a non-transitory computer-readable medium. The various processes described herein can be implemented on the same processor or different processors in any combination.
Where devices, systems, components or modules are described as being configured to perform certain operations or functions, such configuration can be accomplished, for example, by designing electronic circuits to perform the operation, by programming programmable electronic circuits (such as microprocessors) to perform the operation such as by executing computer instructions or code, or processors or cores programmed to execute code or instructions stored on a non-transitory machine-readable medium, or any combination thereof. Processes can communicate using a variety of techniques, including, but not limited to, conventional techniques for inter-process communications, and different pairs of processes may use different techniques, or the same pair of processes may use different techniques at different times.
The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense. It will, however, be evident that additions, subtractions, deletions, and other modifications and changes may be made thereunto. Thus, although specific embodiments have been described, these are not intended to be limiting. Various modifications and equivalents are within the scope of the following claims.