Claims
- 1. A semiconductor structure comprising:
a strained Ge channel layer; and a gate dielectric disposed over the strained Ge channel layer.
- 2. The structure of claim 1 further comprising a virtual substrate, wherein the strained Ge channel layer is disposed over the virtual substrate.
- 3. The structure of claim 2, wherein the virtual substrate comprises a relaxed layer comprising Si and Ge.
- 4. The structure of claim 3, wherein the relaxed layer includes over 50% Ge.
- 5. The structure of claim 3, wherein the relaxed layer includes approximately 70% Ge.
- 6. The structure of claim 2, wherein the virtual substrate comprises an insulating layer.
- 7. The structure of claim 1, further comprising:
a source region and a drain region disposed in a portion of the strained Ge channel layer; and a gate contact disposed above the gate dielectric and between the source and drain regions.
- 8. The structure of claim 7, wherein the source region and the drain region are doped p-type.
- 9. The structure of claim 7, wherein the source region and the drain region are doped n-type.
- 10. The structure of claim 1, further comprising a thin Si layer disposed over the strained Ge channel layer.
- 11. The structure of claim 10, wherein the thin Si layer has a minimum thickness necessary for providing an insulating layer having satisfactory integrity.
- 12. The structure of claim 10, wherein the thin Si layer is substantially planar.
- 13. The structure of claim 10, further comprising:
a gate contact disposed above the thin Si layer, the thin Si layer thickness being sufficiently small such that application of an operating voltage to the gate modulates movement of a plurality of charge carriers within the strained Ge channel layer and a majority of the carriers populate the strained Ge channel layer.
- 14. The structure of claim 13, wherein the thin Si layer thickness is less than approximately 50 Å.
- 15. The structure of claim 10, wherein the gate dielectric is provided by thermal oxidation.
- 16. The structure of claim 1, wherein the strained Ge channel layer is substantially planar.
- 17. The structure of claim 1, wherein the thickness of the strained Ge channel layer is less than approximately 500 Å.
- 18. The structure of claim 1, wherein the gate dielectric has satisfactory integrity.
- 19. A semiconductor structure comprising:
a relaxed Ge channel layer; and a virtual substrate, wherein the relaxed Ge channel layer is disposed above the virtual substrate.
- 20. The structure of claim 19, wherein the virtual substrate comprises a layer comprising Si and Ge.
- 21. The structure of claim 19, wherein the virtual substrate comprises an insulating layer.
- 22. The structure of claim 19, further comprising:
a gate dielectric, wherein the gate dielectric is disposed over the relaxed Ge channel layer.
- 23. The structure of claim 22, further comprising:
a source region and a drain region disposed in a portion of the relaxed Ge channel layer; and a gate contact disposed above the gate dielectric and between the source and drain regions.
- 24. The structure of claim 23, wherein the source region and the drain region are doped p-type.
- 25. The structure of claim 23, wherein the source region and the drain region are doped n-type.
- 26. The structure of claim 22, wherein the gate dielectric has satisfactory integrity.
- 27. The structure of claim 19, further comprising a thin Si layer disposed over the relaxed Ge channel layer.
- 28. The structure of claim 27, wherein the thin Si layer has a minimum thickness necessary for providing an insulating layer having satisfactory integrity.
- 29. The structure of claim 28, wherein the thin Si layer is substantially planar.
- 30. The structure of claim 27, further comprising:
a gate contact disposed above the Si layer, the Si layer thickness being sufficiently small such that application of an operating voltage to the gate modulates movement of a plurality of charge carriers within the relaxed Ge channel layer and a majority of the carriers populate the relaxed Ge channel layer.
- 31. The structure of claim 30, wherein the thin Si layer thickness is less than approximately 50 Å.
- 32. The structure of claim 27, wherein the gate dielectric is provided by thermal oxidation.
- 33. The structure of claim 19, wherein the thickness of the relaxed Ge channel layer is less than approximately 2 μm.
- 34. A method of forming a semiconductor structure, the method comprising the steps of:
providing a strained Ge channel layer; and providing a gate dielectric disposed over the strained Ge channel layer.
- 35. The method of claim 34, wherein the method further comprises the step of providing a thin Si layer disposed over the strained Ge channel layer.
- 36. The method of claim 34, wherein the step of providing a strained Ge channel layer is performed at a temperature below approximately 550° C.
- 37. The method of claim 35, wherein the step of providing a thin Si layer further comprises a growth step above approximately 400° C.
- 38. A method of forming a semiconductor structure, the method comprising the steps of:
providing a virtual substrate; and providing a relaxed Ge channel layer disposed over the virtual substrate.
- 39. The method of claim 38, wherein the method further comprises the step of providing a thin Si layer disposed over the relaxed Ge channel layer.
- 40. The method of claim 39, wherein the step of providing a thin Si layer further comprises a growth step above approximately 400° C.
- 41. The method of claim 38, wherein the method of providing a virtual substrate further comprises providing a relaxed SiGe graded composition layer.
- 42. The method of claim 41, wherein the relaxed SiGe graded composition layer has a maximum Ge concentration of approximately 100%.
PRIORITY INFORMATION
[0001] This application claims priority from provisional application Ser. No. 60/299,139 filed Jun. 18, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60299139 |
Jun 2001 |
US |