Claims
- 1. An ESD protection structure for semiconductor circuitry comprising:
a substrate doped to promote a first type of carrier; a first heavily doped active area formed in said substrate having a doping which promotes a second type of carrier; a second heavily doped active area formed in said substrate separated from said first heavily doped active area and having a doping which promotes the second type of carrier; a well resistor formed under the first and second heavily doped areas and conductively coupled thereto, said well resistor having a higher sheet resistance than the heavily doped active areas; a first conductive layer disposed over the second heavily doped area; a first insulative layer disposed between the second heavily doped active area and the first conductive layer; and a first plurality of contacts electrically coupling said first conductive layer to the second heavily doped active area.
- 2. The ESD protection structure of claim 1 wherein the first and second active areas are covered with a silicide.
- 3. The ESD protection structure of claim 2 wherein the silicide comprises tungsten.
- 4. The ESD protection structure of claim 2 wherein the silicide comprises titanium.
- 5. The ESD protection structure of claim 1 wherein the well resistor is doped in a manner to promote the second type of carrier.
- 6. The ESD protection structure of claim 5 wherein the well resistor is doped with n type donor impurities.
- 7. The ESD protection structure of claim 1 wherein the first insulative layer is silicon dioxide.
- 8. The ESD protection structure of claim 1 and further comprising:
a, second conductive layer disposed over the first heavily doped area; a second insulative layer disposed between the first heavily doped active area and the first conductive layer; and a second plurality of contacts electrically coupling said second conductive layer to the first heavily doped active area.
- 9. An ESD protected CMOS semiconductor structure, having first and second n+ doped adjacently spaced active areas forming a lateral npn ESD protection device, the structure comprising:
a first n-well resistor formed at least partially under the first active area and conductively coupled thereto; a third n+ active area formed adjacently spaced from the first active area and conductively coupled to the first n-well resistor; a first and a second independent conductive layer formed on top of the first and third active areas respectively, and insulated therefrom by an insulating layer, said conductive layers having independent sets of electrical contacts formed to contact the first and third active areas respectively such that the electrical resistance observed between the sets of contacts comprises resistance provided by the first n-well resistor; a second n-well resistor formed at least partially under the second active area and conductively coupled thereto; a fourth n+ active area formed adjacently spaced from the second active area and conductively coupled to the second n-well resistor; a third and a fourth independent conductive layer formed on top of the second and fourth active areas respectively and insulated therefrom by and insulating layer, said conductive layers having independent sets of electrical contacts formed to contact the second and fourth active areas respectively such that the electrical resistance observed between the sets of contacts comprises resistance provided by the second n-well resistor.
- 10. The ESD protected structure of claim 9 wherein the first and second. active areas comprise the source and drain of a transistor.
- 11. The ESD protection structure of claim 9 wherein the first and second. active areas are covered with a silicide.
- 12. The ESD protection structure of claim 11 wherein the silicide comprises tungsten.
- 13. The ESD protection structure of claim 11 wherein the silicide comprises tungsten.
- 14. The ESD protection structure of claim 9 wherein the conductive layers are insulated from the active areas by silicon dioxide.
- 15. An ESD protected CMOS semiconductor structure, having first and second p+ doped adjacently spaced active areas forming a lateral pnp ESD protection device, the structure comprising:
a first p-well resistor formed at least partially under the first active area and conductively coupled thereto; a third p+ active area formed adjacently spaced from the first active area and conductively coupled to the first p-well resistor; a first and a second independent conductive layer formed on top of the first and third active areas respectively, and insulated therefrom by an insulating layer, said conductive layers having independent sets of electrical contacts formed to contact the first and third active areas respectively such that the electrical resistance observed between the sets of contacts comprises resistance provided by the first p-well resistor; a second p-well resistor formed at least partially under the second active area and conductively coupled thereto; a fourth p+ active area formed adjacently spaced from the second active area and conductively coupled to the second p-well resistor; a third and a fourth independent conductive layer formed on top of the second and fourth active areas respectively and insulated therefrom by and insulating layer, said conductive layers having independent sets of electrical contacts formed to contact the second and fourth active areas respectively such that the electrical resistance observed between the sets of contacts comprises resistance provided by the second p-well resistor.
- 16. The ESD protected structure of claim 15 wherein the first and second active areas comprise the source and drain of a transistor.
- 17. The ESD protection structure of claim 15 wherein the first and second active areas are covered with a silicide.
- 18. The ESD protection structure of claim 17 wherein the silicide comprises tungsten.
- 19. The ESD protection structure of claim 17 wherein the silicide comprises titanium.
- 20. The ESD protection structure of claim 15 wherein the conductive layers are insulated from the active areas by silicon dioxide.
REFERENCE TO RELATED APPLICATIONS
[0001] Reference is made to copending application Ser. No. 08/515,921, titled: “Well Resistor for ESD Protection of CMOS Circuits” filed Aug. 16, 1995 and assigned to the same assignee as the present invention, and which is hereby incorporated by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09097481 |
Jun 1998 |
US |
Child |
09945513 |
Aug 2001 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08869513 |
Jun 1997 |
US |
Child |
09097481 |
Jun 1998 |
US |
Parent |
08565421 |
Nov 1995 |
US |
Child |
08869513 |
Jun 1997 |
US |