W. T. Weeks et al., “Resistive and Inductive Skin Effect in Rectangular Conductors”, IBM J. of Res. Develop., vol. 23, No. 6, pp. 652-660, No Date.* |
Pierce A. Brennan et al., “Three-dimensional Inductance Computations with Partial Element Equivalent Circuits”, IBM J. of Res. Develop., vol. 23, No. 6, pp. 661-668, No Date.* |
WInkler, “Escape routing from chip scale packages”, Nineteenth IEEE/CPMT Electronics Manufacturing Technology Symposium, pp. 393-401, Oct. 1996.* |
Mathis et al., “Modeling and analysis of interconnects within a package incorporating vias and a perforated ground plane”, Proceedings of the 46th Electronic Components and Technology Conference, pp. 984-990, May 1996.* |
Ladd et al., “SPICE simulation used to characterize the cross-talk red effect of additional tracks grounded with vias on printed boards”, IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 39, No. 6, pp. 342-347, Jun. 1992.* |
“Inductance Calculations in a Complex Integrated Circuit Environment”, by A. E. Ruehli, IBM J. Res. Develop. Sep. 1972, pp. 470-481. |