Claims
- 1. A method for fabricating a CMOS image sensor, the method comprising:providing a substrate; forming a plurality of isolation layers on the substrate, wherein the isolation layers divide the substrate into a photodiode sensing region and a transistor element region; forming a gate oxide layer and a gate electrode conductive layer on the substrate; defining the gate electrode conductive layer and the gate oxide layer to form a gate structure on the transistor element region; forming a source/drain region within the transistor element region at two lateral sides of the gate structure while and simultaneously forming a doping region in the photodiode sensing region; forming a self-aligned barrier on the photodiode sensing region; forming a first protective layer on the substrate; forming a first dielectric layer on the first protective layer; and repeating as above to form a plurality of second protective layers and a plurality of second dielectric layers on the first dielectric layer.
- 2. The structure of claim 1, wherein a surface of the first dielectric layer located between the second protection layer and the first dielectric layer and a surface of the second dielectric layer located between the second protective layer and the second dielectric layer are formed into a plurality of metallic conductive wires.
- 3. The structure of claim 1, wherein the first protective layer and the second protective layer include a material immune to corrosion by plasma etching.
- 4. The structure of claim 1, wherein the first protective layer and the second protective layers include silicon nitride.
- 5. The method of claim 4, wherein the first protective layer and the second protective layers are formed by plasma enhanced chemical vapor phase deposition.
- 6. The method of claim 5, wherein the reactive gas source in the plasma enhanced chemical vapor deposition includes silane and ammonia gas.
- 7. The method of claim 1, wherein the self-aligned barrier, the first dielectric layer and the second dielectric layer include silicon oxide.
- 8. The method of claim 1, wherein the self-aligned barrier, the first dielectric layer and the second dielectric layers are formed by plasma enhanced chemical vapor deposition.
- 9. The method of claim 1, further comprising performing self-aligned metal silicide fabrication to form a metal silicide on the gate electrode conductive layer and the source/drain region.
- 10. The method of claim 1, wherein the substrate contains p-type doping, and forming the source/drain region and implanting the doping region include n-type doping.
- 11. The method of claim 1, wherein the substrate contains n-type doping and forming the source/drain region and implanting the doping region includes p-type doping.
Parent Case Info
This application is a divisional of copending application(s) application Ser. No. 09/885,467 filed on Jun. 19, 2001 still pending.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
6022776 |
Lien et al. |
Feb 2000 |
A |
6040592 |
McDaniel et al. |
Mar 2000 |
A |
6221687 |
Abramovich |
Apr 2001 |
B1 |
6326652 |
Rhodes |
Dec 2001 |
B1 |
6329233 |
Pan et al. |
Dec 2001 |
B1 |