Claims
- 1. A semiconductor topography comprising:
- a semiconductor substrate;
- a buried conductor within said semiconductor substrate comprising dopants of a conductivity type opposite a conductivity type of said semiconductor substrate, said buried conductor arranged beneath and laterally adjacent to a field dielectric disposed upon said semiconductor substrate such that said buried conductor laterally extends a spaced distance beyond said field dielectric; and
- a source region and a drain region arranged within said semiconductor substrate wherein said buried conductor is in contact with said source region and said drain region, and wherein said source region and said drain region comprise dopants of the same conductivity type as said dopants within said buried conductor, wherein a portion of said buried conductor beyond the lateral boundaries of said field dielectric extends deeper into said semiconductor substrate than a portion of said buried conductor directly beneath said field dielectric.
- 2. The semiconductor topography as recited in claim 1, wherein said field dielectric comprises a thermally grown oxide.
- 3. The semiconductor topography as recited in claim 1, wherein said field dielectric is arranged entirely within a patterned trench defined within said semiconductor substrate, said trench having sidewalls and a bottom.
- 4. The semiconductor topography as recited in claim 3, wherein said field dielectric comprises a deposited oxide.
- 5. The semiconductor topography as recited in claim 1, wherein said buried conductor extends into said source region and said drain region.
- 6. The semiconductor topography as recited in claim 5, wherein a concentration of said dopants within said buried conductor is dissimilar from a concentration of said dopants within said source region and said drain region.
- 7. The semiconductor topography as recited in claim 6, wherein said concentration of said dopants within said buried conductor is lower than a concentration of said dopants within said source region and said drain region.
- 8. The semiconductor topography as recited in claim 1, wherein said buried conductor extends to an upper surface of said semiconductor substrate such that a first shared region of said buried conductor and said source region is arranged adjacent to an upper portion of said semiconductor substrate, said first shared region comprising dopants from said source region and dopants from said buried conductor.
- 9. The semiconductor topography as recited in claim 8, wherein said buried conductor extends to an upper surface of said semiconductor substrate such that a second shared region of said buried conductor and said drain region is arranged adjacent to an upper portion of said semiconductor substrate, said second shared region comprising dopants from said drain region and dopants from said buried conductor.
- 10. The semiconductor topography as recited in claim 9, wherein the buried conductor is bounded said spaced distance beyond said field dielectric such that said source and drain regions extend beyond said buried conductor.
- 11. The semiconductor topography as recited in claim 8, wherein a portion of said buried conductor below said field dielectric comprises a substantially uniform vertical thickness, and wherein a portion of said buried conductor laterally beyond said field dielectric comprises a uniform horizontal thickness.
- 12. The semiconductor topography as recited in claim 11, wherein said vertical thickness and said horizontal thickness are substantially equal.
- 13. The semiconductor topography as recited in claim 12, wherein said buried conductor comprises a sheet resistance between 70 and 100 ohms/square.
- 14. The semiconductor topography as recited in claim 1, wherein said dopants are n-type dopants and semiconductor substrate comprises p-type material.
- 15. The semiconductor topography as recited in claim 1, wherein said dopants are p-type dopants, and semiconductor substrate comprises n-type material.
- 16. The semiconductor topography as recited in claim 1, wherein said buried conductor comprises a sheet resistance greater than 70 ohms/square.
Parent Case Info
This is a Division of application Ser. No. 08/655,243, filed Jun. 5, 1996, U.S. Pat. No. 5,767,000.
US Referenced Citations (27)
Foreign Referenced Citations (5)
Number |
Date |
Country |
63-200528 |
Aug 1988 |
JPX |
3-849224 |
Apr 1991 |
JPX |
4-14841 |
Jan 1992 |
JPX |
4-48635 |
Feb 1992 |
JPX |
4-1522549 |
May 1992 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
655243 |
Jun 1996 |
|