Claims
- 1. A substrate assembly having a depression that is suitable for an integrated circuit configuration, comprising:a substrate having a main surface and a depression formed therein reaching into said substrate from said main surface; said depression having: an upper region with a substantially square cross-section parallel to said main surface, and having at least one corner; a lower region adjacent to said upper region with a substantially circular cross-section parallel to said main surface, said substantially circular cross-section being smaller than said substantially square cross-section and having at least one round section corresponding respectively to said at least one corner of said substantially square cross-section.
- 2. The substrate assembly according to claim 1, wherein said upper region has dimensions no greater than a minimum structure size producible with the technology used in the manufacture of the substrate assembly.
- 3. The substrate according to claim 1, wherein:said lower region includes a capacitor dielectric and at least part of a storage node of a capacitor; said substantially square cross-section has a straight edge adjoining said at least one corner; and said upper region has a vertical transistor and a side surface a portion of which is associated with said straight edge, said portion having a gate dielectric and said vertical transistor having a gate electrode adjoining said gate dielectric.
- 4. The substrate assembly according to claim 3, including:a DRAM cell disposed in said substrate having a bit line and a word line; said DRAM cell connected to a memory cell formed by said transistor having a lower source/drain region disposed in said substrate said lower source/drain region electrically connecting to said storage node, said transistor and said capacitor connected in series; said bit line connecting to said upper source/drain region of said transistor; and said word line connecting to said gate electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
198 44 967 |
Sep 1998 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/DE99/02724, filed Sep. 1, 1999, which designated the United States.
US Referenced Citations (5)
Foreign Referenced Citations (4)
Number |
Date |
Country |
195 19 160 |
Sep 1996 |
DE |
0 333 426 |
Sep 1989 |
EP |
0 333 426 |
Sep 1989 |
EP |
0 852 396 |
Jul 1998 |
EP |
Non-Patent Literature Citations (1)
Entry |
K. Yamada et al.: “A Deep-Trenched Capacitor Technology For 4 Mega Bit Dynamic RAM”, IEDM 85, pp. 702-705. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE99/02724 |
Sep 1999 |
US |
Child |
09/821853 |
|
US |