Claims
- 1. A dynamic random access memory device comprising:
a semiconductor substrate having a major body region with a dopant impurity level on the order of 1-2×1016 atoms per cubic centimeter of a first conductivity type; at least one array of dynamic memory cells, each cell comprising an access transistor coupled to a storage capacitor, the transistor of each memory cell being formed within a second region of said semiconductor substrate, each access transistor having a control electrode, a data line contact region, a storage node region, and a channel region; and a plurality of signal storage capacitors formed in a plurality of trenches in said substrate, each capacitor including a signal storage node region and a reference voltage node region separated by a dielectric insulator, the reference voltage node region being formed in said first region of said substrate and the signal storage node region of each capacitor being connected to a corresponding storage node region of one of said access transistors.
- 2. The dynamic random access memory device of claim 1 wherein the first region of the substrate is biased at circuit ground potential.
- 3. The dynamic random access memory device of claim 2 wherein the impurity type of said first region is N-type.
- 4. The dynamic random access memory device of claim 3 wherein the impurity type of the first region is arsenic.
- 5. The dynamic random access memory device of claim 1 wherein each of said storage capacitors includes an insulating collar which extends from the surface of the second region to the first region of the substrate.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This non-provisional application is based on and claims priority of Provisional Application No. 60/070,172 filed on Dec. 31, 1997.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60070172 |
Dec 1997 |
US |