Claims
- 1. A PMOS integrated circuit device formed in a semiconductor substrate, said PMOS device having a P- type lightly doped drain LDD region therein implanted with noble gas ions without, however, amorphizing said silicon substrate, at a subamorphizing dosage level not exceeding a dosage equivalent to the implantation of about 3.times.10.sup.14 argon ions/cm.sup.2 into a silicon substrate, to inhibit the channeling and/or diffusion of a boron dopant subsequently implanted in the same region of said substrate at a dosage level not exceeding the dosage level of said implanted noble gas ions.
- 2. A system which includes one or more integrated circuit structures comprising a PMOS integrated circuit device having a P- type lightly doped drain (LDD) region therein implanted with noble gas ions without, however, amorphizing said silicon substrate, at a subamorphizing dosage level not exceeding a dosage equivalent to the implantation of about 3.times.10.sup.14 argon ions/cm.sup.2 into a silicon substrate, to inhibit the channeling and/or diffusion of a boron dopant subsequently implanted in the same region of said substrate at a dosage level not exceeding the dosage level of said implanted noble gas ions.
- 3. The PMOS integrated circuit device of claim 1 wherein said semiconductor substrate is a silicon substrate.
- 4. The PMOS integrated circuit device of claim 1 wherein said P- type lightly doped drain (LDD) region is implanted with a boron implantation at a dosage equivalent to of at least about 1.times.10.sup.12 boron ions/cm.sup.2 after said noble gas implantation.
- 5. The PMOS integrated circuit device of claim 1 wherein said noble gas ions implanted into said semiconductor are selected from the group consisting of neon, argon, krypton, and xenon.
- 6. The PMOS integrated circuit device of claim 5 wherein said noble gas ion-implanted substrate is implanted with a boron dopant to form said LDD region at a dosage equivalent to at least about 1.times.10.sup.12 boron ions/cm.sup.2, but not exceeding about 3.times.10.sup.14 boron ions/cm.sup.2.
- 7. The PMOS integrated circuit device of claim 5 wherein said semiconductor substrate is implanted with neon ions.
- 8. The PMOS integrated circuit device of claim 5 wherein said semiconductor substrate is implanted with argon ions.
- 9. The PMOS integrated circuit device of claim 5 wherein said semiconductor substrate is implanted with krypton ions.
- 10. The PMOS integrated circuit device of claim 1 wherein said P- type lightly doped drain (LDD) region of said semiconductor substrate is implanted with noble gas ions consisting essentially of argon ions, and is also implanted with a boron dopant at a dosage equivalent to at least about 1.times.10.sup.12 boron ions/cm.sup.2.
- 11. The PMOS integrated circuit device of claim 1 wherein said semiconductor substrate has an N well formed therein prior to said noble gas ion implantation, and said P- type lightly doped drain (LDD) region of said semiconductor substrate implanted with said noble gas ions is located in said N well.
- 12. The PMOS integrated circuit device of claim 11 wherein a gate electrode is formed over a portion of a surface of said N well in said substrate.
- 13. The PMOS integrated circuit device of claim 12 wherein a sidewall spacer is formed on the sidewall of said gate electrode over said LDD region after said substrate is doped with boron to form said LDD region and prior to forming source and drain regions in said substrate.
- 14. A PMOS integrated circuit device formed in a silicon substrate and having a P- type lightly doped drain (LDD) region therein, said PMOS device further comprising an N doped portion of said silicon substrate where P type source and drain regions will be formed, said N doped portion implanted with:
- a) argon ions, implanted at a subamorphizing dosage level not exceeding about 3.times.10.sup.14 argon ions/cm.sup.2 without amorphizing said silicon substrate; and
- b) a boron dopant implanted at an implantation dosage amount sufficient to form said LDD region, but not exceeding said argon ion dosage.
- 15. The PMOS integrated circuit device of claim 14 wherein said boron dopant implanted to form said LDD region further comprises a dosage of a boron dopant equivalent to at least about 1.times.10.sup.12 boron ions/cm.sup.2, but not exceeding about 3.times.10.sup.14 boron ions/cm.sup.2.
- 16. A PMOS integrated circuit device formed in a semiconductor substrate, said PMOS device having a P- type lightly doped drain (LDD) region therein implanted with xenon gas ions without, however, amorphizing said silicon substrate, at a subamorphizing dosage level not exceeding a dosage equivalent to the implantation of about 3.times.10.sup.14 argon ions/cm.sup.2 into a silicon substrate, to inhibit the channeling and/or diffusion of a boron dopant subsequently implanted in the same region of said substrate at a dosage level not exceeding the dosage level of said implanted xenon ions.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a division of U.S. patent application Ser. No. 08/521/795, filed Aug. 31, 1995, now U.S. Pat. No. 5,585,286.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5334870 |
Katada et al. |
Aug 1994 |
|
5397909 |
Moslehi |
Mar 1995 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
521795 |
Aug 1995 |
|