The invention relates to a substrate, more particularly, to a substrate with high fracture strength.
With the ongoing development of semiconductor processing technologies, and increasing number of semiconducting components have been researched and produced. In general, semiconducting components are implemented by forming several layer structures on a substrate. Therefore, the substrate has become the most basic and fundamental part of a component.
For example, the solar cell in the prior art usually utilizes a semiconductor wafer (e.g. Si wafer) as the substrate. However, the Si wafer is usually made of a brittle material, which is easily fractured by outside impact, especially the outside impact it would incur in the assembling process of the solar cell. Besides solar cells, Si wafers are generally utilized in various other semiconductor products. With the increasing demand of semiconductor components, the supplement of the Si wafer is tightened. Therefore, preventing the Si wafer material from being wasted (e.g. fractured by an outer impact) becomes an urgent problem and also figuring out how to raise the yield of the process. In the example of the solar cell, if it is formed on a substrate with high fracture strength, the possibility of the substrate breaking in the assembling process can be eliminated.
Please refer to
The test piece Si wafer in the prior art will have the stress concentrated to particular areas of the test piece. If the stress can be spread evenly throughout the whole Si test piece during the test, the fracture toughness may be increased.
Therefore, the invention discloses a substrate with high fracture toughness in order to solve the aforementioned problems.
An objective of the present invention is to provide a substrate with high fracture toughness.
According to an embodiment, the substrate has a plurality of first nanostructures. The substrate has a first surface. The first nanostructures protrude from the first surface of the substrate. In other words, the substrate has the first nanostructures formed on its first surface. By forming the first nanostructures, the fracture strength of the substrate is enhanced.
The advantages and spirit of the invention may be understood by the following recitations together with the appended drawings.
The scope of the present invention is to provide a substrate with high fracture toughness. The substrate can be used to produce any kind of semiconductor components, for example logic IC, light emitting diodes (LED), solar cells, etc.
Please refer to
In practical application, the substrate can be made of, but is not limited to, a material composed of glass, silicon, germanium, carbon, aluminum, GaN, GaAs, GaP, AlN, sapphire, spinel, Al2O3, SiC, ZnO, MgO, LiAlO2, LiGaO2 or MgAl2O4.
As shown in
By forming the first nanostructures 1000 of the surface of the substrate 1, the fracture strength thereof is enhanced. Additionally, it should be noted that the first nanostructures 1000 may also be referred to as a hole or a concave formed on the surface of the substrate 1 in some cases. Moreover, while the nanostructure is of a tip, rod, pyramid or any other shaped material being, the nanostructure itself may either be transparent or non-transparent. In addition, the substrate 1 may have at least one working zone Z2 and at least one reserved zone Z1. The working zone Z2 is covered by an epitaxial layer and is usually disposed on the center of the substrate in order to be a chip and the reserved zone Z1 allows the nanostructures to be formed thereon so as to reinforce the substrate 1 while the reserved zone Z1 may be exposed to the atmosphere directly without being treated by a doping process or having no epitaxial layer formed thereon. Furthermore, the reserved zone Z1 is usually formed on the edge or fringe of the substrate as illustrated in
Moreover, the working zone Z2 may have a plurality of logic chips or photoelectric transformation chips to be diced and formed thereon, where the said chips are ready for the packaging process after it has been diced by a dicing process respectively.
Note that
The dimension of the nanostructure is herein described. More specifically, the dimension of the nanostructure can be defined by an aspect ratio thereof. Please refer to
More specifically, in the present embodiment of the present invention, each of the first nanostructures 1000 has an average height B1 of about 4 μm, average minimum distance C1 between the nanostructures 1000 is about 0.1 μm and average pitch width A1 of about 0.2 μm. Moreover, the average width of each of the first nanostructures 1000 is about 0.05 to 0.3 μm. However, the height, density, pitch and the width of each of the first nanostructures are not limited hereby. For example, the height of the first nanostructure 1000 may be as low as 2 μm and as high as 20 μm or more depend on the dislocation density of the substrate, and the average pitch width A1 can be as low as 10 nm to 0.1 μm and as high as 0.3 μm, and the average width of each of the nanostructure can be 0.05 to 0.15 μm and 0.15 to 0.3 μm for various etching methods. Additionally, in term of aspect ratio, the aspect ratio of the first nanostructure should be around 20 to 500. However, in actual practice, the first nanostructures 1000 are suggested to have a height of at least 4 μm in order to better improve the strength performance on a IC grade silicon wafer. Moreover, although the first nanostructures 1000 having the height of 2-4 um already improves the strength thereof , however, the first nanostructures 1000 is suggested to has a height of 4-6 μm or 6-8 μm on solar grade silicon wafer for better practice.
In order to explain the suggested height of at least 4 μm, it can be discussed in two regions separated at the nanostructure height (or nano-hole depth) of 4 μm. Before forming the nanostructure onto the first surface of the substrate, the substrate (or called as the plate) may contain only flaws (or called imperfections or damages), where a flaw acts as a discontinuity introduced into the substrate in the simulation. When applying bending stress, major principal stress trajectories in the substrate cannot transmit through the discontinuity, and end up bending and concentrating around a flaw instead. The maximum stress and SCF occur around a flaw because of an abrupt change of major principal stress trajectories. When the nano-hole depth is equal to 2 μm, the flaw and the nano-structures formed thereon are encountered at the same location that causes multiple stress concentration. In general, the multiple SCF is larger than either the SCF of a flaw or the SCF of a single nano-structure. However, the parallel nano-structures form the stress-free zone based on the stress shielding effect. The stress-free zone smoothes major principal stress trajectories and decreases the maximum stress and the multiple SCF. When the nano-structure depth is larger than 4 μm on an IC grade silicon wafer, the SCF gradually increases with the increase of the nano-hole depth. However, the stress shielding effect slows down stress concentration, slowly leading to an increased SCF.
Please refer to
Additionally, each of the first nanostructures 1000 can be formed independently on the first surface 100 of the substrate 1, while on the other hand, multiple adjacent first nanostructures 1000 can also be formed as a group 1000′ (shown in
Please refer to
Equivalently, the second nanostructures 1020 can be shaped as a nanotip or a nanorod. The distribution of the second nanostructures 1020 on the second surface 102 of the substrate 1 can be similar to one of the first nanostructures 1000, so it will not be repeated here. In practical application, the second nanostructures 1020 can also be formed through an etching process, for example an electrochemical etching process.
As shown in the enlarged area of
The fracture strength of the substrate according to the present invention can be measured by the three-point bending strength test. Please refer to
As shown in
Please refer to
As shown in
Please refer to
In a preferred embodiment of the present invention, the nanostructures are formed on the stress-bearing surface of the substrate, such that the nanostructures are fully functional. It should be noted that the nanostructures are not limited to being located on the stress-bearing surface, but can be implemented according to the needs of the practical application. Furthermore, a method for improving the fracture strength of a substrate is also disclosed herein. More specifically, the said method comprises a major step of forming the said and the following first nanostructure and/or second nanostructure on the first/second surface of the substrate.
Furthermore, a term of dislocation density is utilized to measure the number of dislocations in a unit volume of a crystalline material. Two methods are used to measure this parameter. In the first method, the total length of dislocation line in a unit volume is measured and divided by the volume to give:
r
D=(L/l3)m−2
In the second method the number of dislocation lines crossing unit area in the sample is counted to give:
r
D=(n/l2)m−2
This second method is frequently easier to apply with the dislocations being revealed by chemical etching. A count of the number of etch pits per unit area (EPD or ea) on the etched surface gives the dislocation density.
Moreover, for example, solar grade mono-si has a dislocation density of <2000 ea/cm2, IC grade Si has a dislocation density of dislocation density <50 ea/cm2, IC test grade Si has a dislocation density of dislocation density <100 ea/cm2, sapphire has a dislocation density of <1E3˜1E4 ea/cm2, SiC has a dislocation density of micro pipe density: <1˜<50 ea/cm2, while the definition of unit is defined as ea/cm2 or EPD/cm2 (etch pit density).
Furthermore, dislocation density is measure of the defects per unit volume, the depth of defects are equivalently affect the strength of wafer, while larger the defect density, deeper nanostructure will be required. Solar grade silicon has larger defect density. So, it required the about 8 um depth of nanostructures, meanwhile, IC grade silicon wafers have lower defect density compared to solar grade wafers. So, it required comparatively lower depth of nanostructures, around 4 um deep. In summary, larger the defect density, deeper the nanostructures is required for the improvement.
Accordingly, a simulation is done for presenting the relationship of pitch width and depth of nanostructures. Please refer to the
Finally, another simulation is done, please refer to the
Compared to prior art, the substrate of the invention has high fracture strength, such that the substrate can withstand an outside impact without breaking Accordingly, the substrate of the invention can prevent the Si wafer material from being wasted, while also elevating the yield of the process.
With the example and explanations above, the features and spirits of the invention will be hopefully well described. Those skilled in the art will readily observe that numerous modifications and alterations of the device may be made while retaining the teaching of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
This application claims the benefit of the filing date of U.S. patent application Ser. No. 12/534,203, filed Aug. 3, 2009, entitled “SUBSTRATE WITH HIGH FRACTURE STRENGTH,” and the contents of which are hereby incorporated by reference in their entirety.
Number | Date | Country | |
---|---|---|---|
Parent | 12534203 | Aug 2009 | US |
Child | 14489975 | US |