Summing comparator for higher order class D amplifiers

Information

  • Patent Grant
  • 7498879
  • Patent Number
    7,498,879
  • Date Filed
    Monday, March 27, 2006
    18 years ago
  • Date Issued
    Tuesday, March 3, 2009
    15 years ago
Abstract
The summing comparator includes: a first integrator; a second integrator for receiving an output of the first integrator; and a comparator for switching when the output of the first integrator is greater than the output of the second integrator. The outputs of the first and second integrators are directly compared by the comparator without the necessity of a summing amplifier.
Description
CROSS REFERENCE TO RELATED APPLICATIONS

Ser. No. 11/193,867 filed Jul. 29, 2005, entitled “Class-D Amplifier System”.


FIELD OF THE INVENTION

The present invention relates to electronic circuits, and more specifically, to a summing comparator for higher order class D amplifiers.


BACKGROUND OF THE INVENTION


FIG. 1 shows a standard prior art implementation of a summing comparator. The device of FIG. 1 includes integrators 20 and 22; summing amplifier 24; comparator 26; resistors RI, RF, RZ; capacitors CI and CZ; DC reference voltage 28; common mode voltages VCM1 and VCM2; integrator 20 output Vp; integrator 22 output Vm; and source voltage nodes VDDA and GND. The outputs of integrators 20 and 22 are summed using a buffer or some kind of an instrumentation amplifier (summing amplifier 24) and then the sum is compared to a DC reference voltage 28 or ground GND by comparator 26. As long as this output is greater than the DC reference voltage, the comparator 26 switches. The disadvantage with this method is that it needs summing amplifier 24. Such an implementation is area expensive and consumes more power. In the implementation shown in FIG. 8, the comparator switches when








V
p

>

V
m





(



-
K

s

-


K
2


s
2



)

>
0





-
K

s

>


K
2


s
2








Where







-
K

s





represents the output of integrator 20 at node Vp,







K
2


s
2






represents the output of integrator 22 at node Vm,








-
K

s

-


K
2


s
2







represents the output of summing amplifier 24, and the DC reference voltage is ground.


SUMMARY OF THE INVENTION

A summing comparator includes: a first integrator; a second integrator for receiving an output of the first integrator; and a comparator for switching when the output of the first integrator is greater than the output of the second integrator. The outputs of the first and second integrators are directly compared by the comparator without the necessity of a summing amplifier.





BRIEF DESCRIPTION OF THE DRAWINGS

In the drawings:



FIG. 1 is a circuit diagram of a standard prior art implementation of a summing comparator;



FIG. 2 is a circuit diagram of a preferred embodiment summing comparator, according to the present invention.





DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

In the preferred embodiment summing comparator, shown in FIG. 2, the summing amplifier 24 and comparator 26 of the prior art device, shown in FIG. 1, are replaced by comparator 30. The output of integrator 20 and the output of integrator 22 are directly compared by comparator 30 without the necessity of a summing amplifier. The equation below shows that the preferred embodiment implementation shown in FIG. 2 is mathematically and electrically similar to the prior art invention of FIG. 1, with the additional advantage of being a low-area and low power solution.








V
p

>

V
m






-
K

s

>


K
2


s
2






(



-
K

s

-


K
2


s
2



)

>
0






Where







-
K

s





represents the output of integrator 20 at node Vp,







K
2


s
2






represents the output of integrator 22 at node Vm.


While this invention has been described with reference to an illustrative embodiment, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiment, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.

Claims
  • 1. A circuit comprising: a first integrator;a second integrator coupled to an output of the first integrator for integrating an output signal of the first integrator; anda comparator having a first input coupled to the output of the first integrator and a second input directly connected to an output of the second integrator.
  • 2. The circuit of claim 1 wherein the comparator switches when the output of the first integrator is greater than the output of the second integrator.
  • 3. A circuit comprising: a first integrator;a second integrator for integrating an output of the first integrator; anda switching device for switching when the output of the first integrator is greater than an output of the second integrator.
  • 4. The circuit of claim 3 wherein the switching device is a comparator.
  • 5. A method for performing a summing comparator function comprising: integrating an input signal and providing a first integrated output signal;integrating the first integrated output signal and providing a second integrated output signal; andcomparing the first integrated output signal with the second integrated output signal.
  • 6. The method of claim 5 wherein the step of comparing determines if the first integrated output signal is greater than the second integrated output signal.
US Referenced Citations (7)
Number Name Date Kind
4647905 Hantke et al. Mar 1987 A
5160896 McCorkle Nov 1992 A
6300825 Dijkmans et al. Oct 2001 B1
6518837 Berkhout Feb 2003 B2
6614297 Score et al. Sep 2003 B2
6924700 Taura et al. Aug 2005 B2
7038535 Lee May 2006 B2
Related Publications (1)
Number Date Country
20070024366 A1 Feb 2007 US