Claims
- 1. A method of fabricating an electronic device, comprising the steps of:(1) providing a laminated structure comprising a conductive polymer PTC layer sandwiched between first and second metal layers; (2) isolating selected areas of the first and second metal layers to form, respectively, first and second arrays of electrode strips; (3) forming a pattern of thermal stress relief areas in each of the electrode strips in the first and second arrays; (4) forming a first plurality of insulation areas on the exterior surface of each of the first array of electrode strips and a second plurality of insulation areas on the exterior surface of each of the second array of electrode strips; (5) forming a plurality of first terminals, each electrically connected to one of the electrode strips in the first array, and a plurality of corresponding second terminals, each electrically connected to one of the electrode strips in the second array, each of the first terminals being isolated from a corresponding second terminal by one of the first plurality of insulation areas and one of the second plurality of insulation areas; and (6) separating the laminated structure into a plurality of devices, each comprising a conductive polymer layer sandwiched between a first electrode formed from one of the electrode strips in the first array and a second electrode formed from one of the electrode strips in the second array; a first terminal in electrical contact with the first electrode; and a second terminal in electrical contact with the second electrode.
- 2. The method of claim 1, wherein the conductive polymer exhibits PTC behavior.
- 3. The method of claim 1, wherein the metal layers are made of a material selected from the group consisting of nickel foil and nickel-coated copper foil.
- 4. The method of claim 1 wherein the step of isolating selected areas of the first and second metal layers comprises the step of etching a series of substantially parallel linear isolation gaps in each of the first and second metal layers to form the first and second arrays of electrode strips.
- 5. The method of claim 1 wherein the step of isolating selected areas of the first and second metal layers comprises the steps of:(2)(a) forming a series of substantially parallel linear slots through the laminated structure; (2)(b) plating the internal side walls of the slots and the exterior surfaces of the first and second metal layers with a conductive metal plating layer; and (2)(c) etching a series of substantially linear isolation gaps in each of the first and second metal layers, including the metal plating layer applied thereto.
- 6. The method of claim 5, wherein the step of etching a series of isolation gaps is performed so that the isolation gaps that are formed in the first metal layer are adjacent a first set of the slots, and the isolation gaps that are formed in the second metal layer are adjacent a second set of the slots that alternate with the first set.
- 7. The method of claim 5, wherein the step of forming the plurality of insulation areas comprises the step of depositing a layer of insulation material over the conductive metal plating layer on the exterior surfaces of the first and second arrays of electrode strips so as to fill in the isolation gaps and the thermal stress relief areas with the insulation material, and so as to leave portions of the first and second metal layers adjacent each of the slots with exposed metal plating from the plating step.
- 8. The method of claim 7, wherein the step of forming the pluralities of first and second terminals comprises the step of depositing a solder layer on the plated internal walls of the slots and on the portions of the first and second metal layers with exposed metal plating.
- 9. The method of claim 8, wherein the step of depositing the solder layer is performed so that the portion of the solder layer that is deposited on the first and second metal layers is substantially flush with the layer of insulation material.
- 10. The method of claim 5, wherein the step of forming a pattern of thermal stress relief areas is performed by etching a linear pattern of defined etched-out areas in each of the electrode strips in the first and second arrays of electrode strips.
- 11. The method of claim 10, wherein each of the etched-out areas in the electrode strips of the first electrode strip array is aligned with an isolation gap in the in the second plated metal layer, and each of the etched-out areas in the electrode strips in the second electrode strip array is aligned with an isolation gap in the first plated metal layer.
- 12. The method of claim 1 wherein the step of forming a pattern of thermal stress relief areas is performed by etching a linear pattern of defined etched-out areas in each of the electrode strips in the first and second arrays of electrode strips.
- 13. A method of fabricating an electronic device, comprising the steps of:(1) providing a laminated structure comprising a first conductive polymer layer sandwiched between first and second metal layers; (2) isolating selected areas of the first and second metal layers to form, respectively, first and second arrays of electrode strips; (3) forming a linear pattern of thermal stress relief areas in each of the electrode strips in the first and second arrays; (4) forming a first plurality of insulation areas on the exterior surface of each of the first array of electrode strips and a second plurality of insulation areas on the exterior surface of each of the second array of electrode strips, each of the insulation areas covering a linear pattern of thermal stress relief areas in one of the electrode strips; and (5) forming a plurality of first terminals, each electrically connected to one of the electrode strips in the first array, and a plurality of corresponding second terminals, each electrically connected to one of the electrode strips in the second array, each of the first terminals being isolated from a corresponding second terminal by one of the first plurality of insulation areas and one of the second plurality of insulation areas.
- 14. The method of claim 13, wherein the conductive polymer exhibits PTC behavior.
- 15. The method of claim 13, wherein the metal layers are made of a material selected from the group consisting of nickel foil and nickel-coated copper foil.
- 16. The method of claim 13 further comprising the step of:(6) separating the laminated structure into a plurality of devices, each comprising: a conductive polymer layer sandwiched between a first electrode formed from one of the electrode strips in the first array and a second electrode formed from one of the electrode strips in the second array; a first terminal in electrical contact with the first electrode; and a second terminal in electrical contact with the second electrode.
- 17. The method of claim 13 wherein the step of isolating selected areas of the first and second metal layers comprises the steps of:(2)(a) forming a series of substantially parallel linear slots through the laminated structure; (2)(b) plating the internal side walls of the slots and the exterior surfaces of the first and second metal layers with a conductive metal plating layer; and (2)(c) etching a series of substantially linear isolation gaps in each of the first and second metal layers, including the metal plating layer applied thereto.
- 18. The method of claim 17, wherein the step of etching a series of isolation gaps is performed so that the isolation gaps that are formed in the first metal layer are adjacent a first set of the slots, and the isolation gaps that are formed in the second metal layer are adjacent a second set of the slots that alternate with the first set.
- 19. The method of claim 17, wherein the step of forming the first and second pluralities of insulation areas comprises the step of depositing first and second layers of insulation material over the conductive metal plating layer on the exterior surface of the first and second metal layers, respectively, so as to fill in the isolation gaps and the thermal stress relief areas with the insulation material, and so as to leave portions of the first and second metal layers adjacent each of the slots with exposed metal plating from the plating step.
- 20. The method of claim 19, wherein the step of forming the pluralities of first and second terminals comprises the step of depositing a solder layer on the plated internal walls of the slots and on the portions of the first and second metal layers with exposed metal plating.
- 21. The method of claim 20, wherein the step of depositing the solder layer is performed so that the portion of the solder layer that is deposited on the first and second metal layers is substantially flush with the layer of insulation material.
- 22. An electronic device having first and second opposed end surfaces, the device comprising:a conductive polymer layer sandwiched between first and second metal foil electrodes and first and second metal foil bands, each of the electrodes being separated from one of the metal foil bands by an isolation gap, each of the electrodes and each of the metal foil bands having an external surface; a first plated layer of conductive metal having first and second end portions respectively covering the first and second end surfaces of the device, a top portion covering the external surfaces of the first electrode and the first metal foil band, and a bottom portion covering the external surfaces of the second electrode and the second metal foil band; a second plated layer of conductive metal on the first end portion and part of the bottom portion of the plated layer so as to form (a) a first terminal in contact with the first electrode and the second metal foil band through the plated layer, and (b) a second terminal in contact with the second electrode and the first metal foil band through the first plated layer; and first and second thermal stress relief areas etched through the first and second electrodes, respectively, each of the stress relief areas extending through the first plated layer.
- 23. The electronic device of claim 22, wherein the first isolation gap is vertically aligned with the second thermal stress relief area, and wherein the first thermal stress relief area is vertically aligned with the second isolation gap.
- 24. The electronic device of claim 22, wherein the device has a predetermined width between the first and second ends, and wherein each of the first and second thermal stress relief areas has a width that is between approximately 25% and approximately 33% of the predetermined width.
- 25. The electronic device of claim 22, wherein the metal foil is made of a material selected from the group consisting of nickel and nickel-coated copper.
- 26. The electronic device of claim 22, wherein the conductive polymer layer is made of a material that exhibits PTC behavior.
- 27. The electronic device of claim 22, wherein the second plated layer is a solder layer applied over the first plated layer.
- 28. The electronic device of claim 22, further comprising:an insulative layer on each of the top and bottom portions of the first plated layer and located so as to insulate the first and second terminals from each other and so as to cover the first and second thermal stress relief areas.
- 29. An electronic device having first and second opposed end surfaces, the device comprising:a conductive polymer layer having first and second opposed surfaces; a first metal foil electrode having an internal surface in electrical contact with the first surface of the conductive polymer layer, and an external surface; a first metal foil band having an internal surface in contact with the first surface of the conductive polymer layer, and an external surface, the first metal foil band being separated from the first electrode by a first isolation gap; a second metal foil electrode having an internal surface in contact with the second surface of the conductive polymer layer, and an external surface; a second metal foil band having an internal surface in contact with the second surface of the conductive polymer layer, and an external surface, the second metal foil band being separated from the second electrode by a second isolation gap; a plated conductive metal layer having first and second end portions respectively covering the first and second end surfaces of the device, a top portion covering the external surfaces of the first electrode and the first metal foil band, and a bottom surface covering the external surfaces of the second electrode and the second metal foil band; a first etched-out thermal stress relief area in the first electrode and extending through the plated layer; a second etched-out thermal stress relief area in the second electrode and extending through the plated layer; a first terminal formed over (a) the first end portion of the plated layer, (b) part of the top portion of the plated layer so as to be in contact with the first electrode through the plated layer, and (c) part of the bottom portion of the plated layer so as to be in contact with the second metal foil band through the plated layer; and a second terminal formed over (a) the second end portion of the plated layer, (b) part of the bottom portion of the plated layer so as to be in contact with the second electrode through the plated layer, and (c) part of the top portion of the plated layer so as to be in contact with the first metal foil band through the plated layer.
- 30. The electronic device of claim 29, wherein the metal foil is made of a material selected from the group consisting of nickel and nickel-coated copper.
- 31. The electronic device of claim 29, wherein the conductive polymer layer is made of a material that exhibits PTC behavior.
- 32. The electronic device of claim 29, wherein the first and second terminals are formed by a solder layer applied over the plated layer.
- 33. The electronic device of claim 29, further comprising:an insulative layer on each of the top and bottom portions of the plated layer and located so as to insulate the first and second terminals from each other and so as to cover the first and second thermal stress relief areas.
- 34. The electronic device of claim 29, wherein the first isolation gap is vertically aligned with the second thermal stress relief area, and wherein the first thermal stress relief area is vertically aligned with the second isolation gap.
- 35. The electronic device of claim 29, wherein the device has a predetermined width between the first and second ends, and wherein each of the first and second thermal stress relief areas has a width that is between approximately 25% and approximately 33% of the predetermined width.
Parent Case Info
This application is a Continuation-in-part of application Ser. No. 09/215,404; filed Dec. 18, 1998 now U.S. Pat. No. 6,242,997, which is a Continuation-in-part of application Ser. No. 09/035,196; filed Mar. 5, 1998; now U.S. Pat. No. 6,172,591.
US Referenced Citations (47)
Foreign Referenced Citations (2)
Number |
Date |
Country |
9706660 |
Feb 1997 |
WO |
9812715 |
Mar 1998 |
WO |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
09/215404 |
Dec 1998 |
US |
Child |
09/776380 |
|
US |
Parent |
09/035196 |
Mar 1998 |
US |
Child |
09/215404 |
|
US |