Surge detection circuit

Information

  • Patent Application
  • 20070183113
  • Publication Number
    20070183113
  • Date Filed
    June 09, 2006
    18 years ago
  • Date Published
    August 09, 2007
    17 years ago
Abstract
A surge detection circuit for determining that the characteristics of an internal circuitry of a chip have deteriorated by surges applied from a sensor to the chip and generating a warning signal. The surge detection circuit is connected to an input terminal and includes a surge detector for detecting surge applied to the input terminal and generating an output signal showing the detection result. A determination unit determines that the characteristics of the input circuit have deteriorated based on the output signal of the surge detector and generates a warning signal based on the determination result.
Description

BRIEF DESCRIPTION OF THE DRAWINGS

The invention, together with objects and advantages thereof, may best be understood by reference to the following description of the presently preferred embodiments together with the accompanying drawings in which:



FIG. 1 is a schematic circuit block diagram showing surge protection circuits mounted on a conventional semiconductor chip;



FIG. 2 is a schematic circuit block diagram showing a surge detection circuit mounted on a semiconductor chip according to a first embodiment of the present invention;



FIG. 3 is a schematic circuit block diagram showing a surge detection circuit mounted on a semiconductor chip according to a second embodiment of the present invention;



FIG. 4 is a schematic circuit block diagram showing a surge detection circuit mounted on a semiconductor chip according to a third embodiment of the present invention;



FIG. 5 is a schematic circuit block diagram showing a surge detection circuit mounted on a semiconductor chip according to a fourth embodiment of the present invention; and



FIG. 6 is a schematic circuit block diagram showing a surge detection circuit mounted on a semiconductor chip according to a fifth embodiment of the present invention.


Claims
  • 1. A surge detection circuit connected to an input terminal, wherein the input terminal is further connected to an input circuit, the surge detection circuit comprising: a surge detector, connected to the input terminal, for detecting surge applied to the input terminal and generating an output signal showing the detection result; anda determination unit, connected to the surge detector, for determining whether a characteristic of the input circuit has deteriorated based on the output signal of the surge detector and generating a warning signal based on the determination result.
  • 2. The surge detection circuit according to claim 1, further comprising: a timer circuit, connected to the surge detector, for setting an operation time of the surge detector.
  • 3. The surge detection circuit according to claim 1, wherein the determination unit includes: a counter, connected to the surge detector, for counting the number of times the surge is detected by the surge detector based on the output signal of the surge detector;a memory circuit, connected to the counter, for storing an accumulated value of the detected number of times counted by the counter; anda controller, connected to the memory circuit, for determining whether the characteristic of the input circuit has deteriorated based on the accumulated value and generating the warning signal based on the determination result.
  • 4. The surge detection circuit according to claim 3, wherein the controller generates the warning signal when the accumulated value reaches a warning value showing deterioration in the characteristic of the input circuit.
  • 5. The surge detection circuit according to claim 3, wherein the memory circuit includes a nonvolatile memory.
  • 6. The surge detection circuit according to claim 3, wherein the input circuit includes: a plurality of switches connected in parallel to the input terminal; anda plurality of input circuits respectively connected in series to the plurality of switches;wherein the controller connects the plurality of input circuits to the input terminal by selectively turning the plurality of switches on and off based on the accumulated value.
  • 7. The surge detection circuit according to claim 6, wherein: the plurality of switches include a first switch and a second switch;the plurality of input circuits include a first input circuit connected to the first switch and a second input circuit connected to the second switch; andthe controller turns on the first switch and turns off the second switch when the surge detection circuit is activated, the controller turns off the first switch and turns on the second switch when the accumulated value reaches a first value, and the controller turns off the first switch and the second switch and generates the warning signal when the accumulated value reaches a second value that is greater than the first value.
  • 8. A surge detection circuit connected to an input terminal, wherein the input terminal is further connected to a first input circuit, the surge detection circuit comprising: a second input circuit connected to the input terminal;a level difference detection circuit, connected to the first input circuit and the second input circuit, for detecting a level difference between an output signal of the first input circuit and an output signal of the second input circuit and generating an output signal showing the detection result; anda controller, connected to the level difference detection circuit, for generating a warning signal based on the output signal of the level difference detection circuit.
  • 9. The surge detection circuit according to claim 8, wherein the first and second input circuits have substantially the same structure.
  • 10. The surge detection circuit according to claim 8, wherein the controller generates the warning signal when the output signal of the level difference detection circuit reaches a warning value showing deterioration in the characteristic of the first input circuit.
  • 11. The surge detection circuit according to claim 8, wherein distance between the second input circuit and the input terminal is set to sufficiently attenuate a surge and prevent the surge from deteriorating the characteristic of the second input circuit.
  • 12. The surge detection circuit according to claim 8, further comprising: a memory circuit, connected to the controller, and including a correction table for correcting an operation characteristic of the first input circuit;wherein the controller corrects the operation characteristic of the first input circuit based on the output signal of the level difference detection circuit and the correction table.
  • 13. The surge detection circuit according to claim 12, wherein the controller corrects the operation characteristic of the first input circuit by adjusting a gain or an offset value of the first input circuit.
  • 14. The surge detection circuit according to claim 12, wherein the memory circuit includes a nonvolatile memory.
Priority Claims (1)
Number Date Country Kind
2006-031092 Feb 2006 JP national