Claims
- 1. A vertical type surge protection device for absorbing surges of either polarity, comprising:
- a first semiconductor region of a first conductivity type, having a front principal surface and a back principal surface;
- a second semiconductor region of a second conductivity type opposite to said first conductivity type, forming a first pn junction with the first semiconductor region in the front principal surface;
- a third semiconductor region of said first conductivity type, formed of N number of sub-regions which are arranged side by side at least within a section perpendicular to the front principal surface, the third semiconductor region contacting the side of the second semiconductor region opposite from that in contact with the first semiconductor region and being capable of injecting minority carriers into the second semiconductor region;
- a fourth semiconductor region of said second conductivity type, forming a second pn junction with the first semiconductor region in the back principal surface;
- a fifth semiconductor region of said first conductivity type, formed of M number of sub-regions which are arranged side by side at least within a section perpendicular to the back principal surface, the fifth semiconductor region contacting the side of the fourth semiconductor region opposite from that in contact with the first semiconductor region and being capable of injecting minority carriers into the fourth semiconductor region;
- a first ohmic electrode in electrical contact with surfaces of the fifth semiconductor region sub-regions and with a surface of the fourth semiconductor region at both sides of the fifth semiconductor region sub-regions along a first direction (x.sub.2); and
- a second ohmic electrode in electrical contact with surfaces of the third semiconductor region sub-regions and with a surface of the second semiconductor region at both sides of the third semiconductor region sub-regions along a second direction (x.sub.1);
- wherein the length x.sub.E1 of the respective third semiconductor region sub-regions in the second direction (x.sub.1) or the length x.sub.E2 of the respective fifth semiconductor region sub-regions in the first direction (x.sub.2) is determined as ##EQU12## where .rho..sub.B is the sheet resistance of the second semiconductor region at the portion between the first and third semiconductor regions or of the fourth semiconductor region at the portion between the first and fifth semiconductor regions, V.sub.f is the forward bias voltage between the second and third semiconductor regions or between the fourth and fifth semiconductor regions, C.sub.o is the junction capacitance per unit area of the first or second pn junction, and dV/dt is a maximum time derivative of a surge voltage at or below which response is not desired.
- 2. A surge protection device according to claim 1, wherein the length x.sub.E1 with respect to the third semiconductor region sub-regions in the second direction or the length x.sub.E2 with respect to the fifth semiconductor region sub-regions in the first direction satisfies the relationship ##EQU13## where I.sub.Hmax is the absolute value of the maximum permissible hold current within the range of hold currents capable of maintaining a breakover state irrespective of the polarity of a surge occurring across the first and second ohmic electrodes and S.sub.B is the area of the second semiconductor region or the fourth semiconductor region.
- 3. A surge protection device according to claim 1, wherein the length x.sub.E1 with respect to the third semiconductor region sub-regions in the second direction or the length x.sub.E2 with respect to the fifth semiconductor region sub-regions in the first direction satisfies the relationship ##EQU14## where I.sub.Hmin is the absolute value of the minimum hold current required for maintaining breakover state irrespective of the polarity of a surge occurring across the first and second ohmic electrodes and S.sub.B is the area of the second semiconductor region or the fourth semiconductor region.
- 4. A surge protection device according to claim 1, wherein the shapes of the third semiconductor region sub-regions and the fifth semiconductor region sub-regions are substantially rectangular, each having a short-side direction and a long-side direction and the respective length X.sub.E1 and x.sub.E.sub.2 of the third and fifth semiconductor region sub-regions are their respective lengths in the short side direction.
- 5. A surge protection device according to claim 1, wherein the first direction (x.sub.2) and the second direction (x.sub.1) are the same.
- 6. A surge protection device according to claim 1, wherein the first direction (x.sub.2) and the second direction (x.sub.1) are perpendicular or oblique relative to each other.
- 7. A vertical type surge protection device for absorbing surges of either polarity, comprising:
- a first semiconductor region of first conductivity type, having a front principal surface and a back principal surface;
- a second semiconductor region of second conductivity type opposite to said first conductivity type, forming a first pn junction with the first semiconductor region in the front principal surface;
- a third semiconductor region of said first conductivity type, formed of N number of sub-regions which are arranged side by side at least within a section perpendicular to the front principal surface, the third semiconductor region contacting the side of the second semiconductor region opposite from that in contact with the first semiconductor region and being capable of injecting minority carriers into the second semiconductor region;
- a fourth semiconductor region of said second conductivity type, forming a second pn junction with the first semiconductor region in the back principal surface;
- a fifth semiconductor region of said first conductivity type, formed of M number of sub-regions which are arranged side by side at least within a section perpendicular to the back principal surface, the fifth semiconductor region contacting the side of the fourth semiconductor region opposite from that in contact with the first semiconductor region and being capable of injecting minority carriers into the fourth semiconductor region;
- a first ohmic electrode in electrical contact with surfaces of the fifth semiconductor region sub-regions and with a surface of the fourth semiconductor region at both sides of the fifth semiconductor region sub-regions along a first distance (x.sub.2); and
- a second ohmic electrode in electrical contact with surfaces of the third semiconductor region sub-regions and with a surface of the second semiconductor region at both sides of the third semiconductor region sub-regions along a second direction (x.sub.1);
- the length x.sub.E1 of the respective third semiconductor region sub-regions in the second direction (x.sub.1) or the length x.sub.E2 of the respective fifth semiconductor sub-regions in the first direction (x.sub.2 ) being determined as ##EQU15## where .rho..sub.B is the sheet resistance of the second semiconductor region at the portion between the first and third semiconductor regions or of the fourth semiconductor region at the portion between the first and fifth semiconductor region, V.sub.f is the forward bias voltage between the second and third semiconductor regions or between the fourth and fifth semiconductor regions, C.sub.o is the junction capacitance per unit area of the first or second pn junction, .beta. is the proportion of the minority carriers injected from the fourth semiconductor region that reach the second semiconductor region or the proportion of the minority carriers injected from the second semiconductor region that reach the fourth semiconductor region, and dV/dt is a maximum time derivative of a surge voltage at or below which response is not desired.
- 8. A vertical type surge protection device for absorbing surges of either polarity, comprising:
- a first semiconductor region of first conductivity type, having a front principal surface and a back principal surface;
- a second semiconductor region of second conductivity type opposite to said first conductivity type, forming a first pn junction with the first semiconductor region in the front principal surface;
- a third semiconductor region of said first conductivity type, formed of N number of substantially circular sub-regions, the third semiconductor region contacting the side of the second semiconductor region opposite from that in contact with the first semiconductor region, and capable of injecting minority carries into the second semiconductor region;
- a fourth semiconductor region of said second conductivity type, forming a second pn junction with the first semiconductor region in the back principal surface;
- a fifth semiconductor region of said first conductivity type, formed of M number of substantially circular sub-regions, the fifth semiconductor region contacting the side of the fourth semiconductor region opposite from that in contact with the first semiconductor region, and capable of injecting minority carriers into the fourth semiconductor region;
- a first ohmic electrode in electrical contact with a surface of the fourth semiconductor region and with surfaces of the substantially circular fifth semiconductor region sub-regions along all or most of their circumferences; and
- a second ohmic electrode in electrical contact with a surface of the second semiconductor region and with surfaces of the substantially circular third semiconductor region sub-regions along all or most of their circumferences;
- the diameter of X.sub.E1 of the respective third semiconductor region sub-regions or the diameter x.sub.E2 of the respective fifth semiconductor region sub-regions being determined as ##EQU16## where .rho..sub.B is the sheet resistance of the second semiconductor region at the portion between the first and third semiconductor regions or of the fourth semiconductor region at the portion between the first and fifth semiconductor regions, V.sub.f is the forward bias voltage between the second and third semiconductor regions or between the fourth and fifth semiconductor regions, C.sub.o is the junction capacitance per unit area of the first or second pn junction, and dV/dt is a maximum time derivative of a surge voltage at or below which response is not desired.
- 9. A surge protection device according to claim 8, wherein the diameter of X.sub.E1 with respect to the third semiconductor region sub-regions or the diameter x.sub.E2 with respect to the fifth semiconductor region sub-regions satisfies the relationship ##EQU17## where I.sub.max is the absolute value of the maximum permissible hold current in order to maintain a breakover state irrespective of the polarity of a surge occurring across the first and second ohmic electrodes and S.sub.B is the area of the second semiconductor region or the fourth semiconductor region.
- 10. A surge protection device according to claim 8, wherein the diameter X.sub.E1 with respect to the third semiconductor region sub-regions or the diameter x.sub.E2 with respect to the fifth semiconductor region sub-regions satisfies the relationship ##EQU18## where I.sub.Hmin is the absolute value of the minimum hold current required for maintaining a breakover state irrespective of the polarity of a surge occurring across the first and second ohmic electrodes and S.sub.B is the area of the second semiconductor region or the fourth semiconductor region.
- 11. A vertical type surge protection device for absorbing surges of either polarity, comprising:
- a first semiconductor region of first conductivity type, having a front principal surface and a back principal surface;
- a second semiconductor region of second conductivity type opposite to said first conductivity type, forming a first pn junction with the first semiconductor region in the front principal surface;
- a third semiconductor region of said first conductivity type, formed of N number of substantially circular sub-regions the third semiconductor region contacting the side of the second semiconductor region opposite from that in contact with the first semiconductor region, and capable of injecting minority carriers into the second semiconductor region;
- a fourth semiconductor region of said second conductivity type, forming a second pn junction with the first semiconductor region in the back principal surface;
- a fifth semiconductor region of said first conductivity type, formed of M number of substantially circular sub-regions, the fifth semiconductor region contacting the side of the fourth semiconductor region opposite that in contact with the first semiconductor region, and capable of injecting minority carriers into the fourth semiconductor region;
- a first ohmic electrode in electrical contact with a surface of the fourth semiconductor region and with surfaces of the substantially circular fifth semiconductor region sub-regions along all or most of their circumferences; and
- a second ohmic electrode in electrical contact with a surface of the second semiconductor region and with surfaces of the substantially circular third semiconductor region sub-regions along all or most of their circumferences;
- the diameter x.sub.E1 of the respective third semiconductor region sub-regions or the diameter x.sub.E2 of the respective fifth semiconductor region sub-regions being determined as ##EQU19## where .rho..sub.B is the sheet resistance of the second semiconductor region at the portion between the first and third semiconductor regions or of the fourth semiconductor region at the portion between the first and fifth semiconductor regions, V.sub.f is the forward bias voltage between the third and second semiconductor regions or between the fifth and fourth semiconductor regions, C.sub.o is the junction capacitance per unit area of the first or second pn junction, .beta. is the proportion of the minority carriers injected from the fourth semiconductor region that reach the second semiconductor region or the proportion of the minority carriers injected from the second semiconductor region that reach the fourth semiconductor region, and dV/dt is a maximum time derivative of a surge voltage at or below which response is not desired.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-325431 |
Nov 1990 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/799,075, filed on Nov. 27, 1991, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4063277 |
Gooen |
Dec 1977 |
|
5083185 |
Hayashi et al. |
Jan 1992 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
0259501 |
Nov 1986 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
799075 |
Nov 1991 |
|