This application claims priority to Chinese Patent Application No. 201310621807.2 filed on Nov. 30, 2013, the contents of which are incorporated by reference herein.
The subject matter herein generally relates to a surging current suppression circuit.
Voltage regulator devices are widely used on printed circuit boards to provide required direct voltages for electronic components. The voltage regulator device sometimes malfunctions which leads to a surging current. The electronic components tend to be damaged by the surging current.
Implementations of the present technology will now be described, by way of example only, with reference to the attached figures.
It will be appreciated that for simplicity and clarity of illustration, where appropriate, reference numerals have been repeated among the different figures to indicate corresponding or analogous elements. In addition, numerous specific details are set forth in order to provide a thorough understanding of the embodiments described herein. However, it will be understood by those of ordinary skill in the art that the embodiments described herein can be practiced without these specific details. In other instances, methods, procedures and components have not been described in detail so as not to obscure the related relevant feature being described. Also, the description is not to be considered as limiting the scope of the embodiments described herein. The drawings are not necessarily to scale and the proportions of certain parts may be exaggerated to better illustrate details and features of the present disclosure.
Several definitions that apply throughout this disclosure will now be presented.
The term “coupled” is defined as connected, whether directly or indirectly through intervening components, and is not necessarily limited to physical connections. The connection can be such that the objects are permanently connected or releasably connected. The term “comprising,” when utilized, means “including, but not necessarily limited to”; it specifically indicates open-ended inclusion or membership in the so-described combination, group, series and the like.
The first voltage input terminal IN1 receives a first DC voltage via the first resistor R1. The first voltage input terminal IN1 is electrically coupled to the second voltage input terminal IN2 via the second resistor R2. The second voltage input terminal IN2 is grounded via the third resistor R3. The power terminal VCC receives the first DC voltage. The power terminal VCC is electrically coupled to the first voltage output terminal OUT1 and the second voltage output terminal OUT2 via the fourth resistor R4. In at least one embodiment, the first DC voltage is +12V.
The switch circuit 20 includes a first MOSFET Q1, a second MOSFET Q2, a fifth resistor R5, a sixth resistor R6, and a capacitor C. Each of the first MOSFET Q1 and the second MOSFET Q2 includes a gate, a source, and a drain.
The gate of the first MOSFET Q1 receives the first DC voltage. The gate of the first MOSFET Q1 is electrically coupled to the source of the first MOSFET Q1 via the fifth resistor R5 and the capacitor C respectively. The drain of the first MOSFET Q1 is electrically coupled to the electronic device 30. The gate of the second MOSFET Q2 is electrically coupled to the first voltage output terminal OUT1 and the second voltage output terminal OUT2. The source of the second MOSFET Q2 is grounded. The drain of the second MOSFET Q2 is electrically coupled to the source of the first MOSFET Q1 via the sixth resistor R6. In at least one embodiment, the first MOSFET Q1 and the second MOSFET Q2 are N-channel MOSFETs.
In use, the +12V first DC voltage is divided into a first driving voltage and a second driving voltage by the first resistor R1, the second resistor R2, and the third resistor R3. The first driving voltage and the second driving voltage are provided to the first voltage input terminal IN1 and the second voltage input terminal IN2. The voltage regulating chip U outputs a second DC voltage at the first voltage output terminal OUT1 and the second voltage output terminal OUT2 according to the first driving voltage and the second driving voltage. The second DC voltage generates the working current at the source of the first MOSFET Q1 via the fourth resistor R4 and the fifth resistor R5. In at least one embodiment, the second DC voltage is variable from +10.8V to +13.2V.
When the working current provided to the electronic device 30 is lower than a rate current of the electronic device 30, the first voltage output terminal OUT1 and the second voltage output terminal OUT2 outputs a low voltage level second DC voltage. The gate of the second MOSFET Q2 receives the low voltage level second DC voltage. The second MOSFET Q2 turns off. The gate of the first MOSFET Q1 receives the +12V first DC voltage. The first MOSFET Q1 turns on. The electronic device 30 receives the working current via the first MOSFET Q1, the fourth resistor R4 and the fifth resistor R5.
When the working current provided to the electronic device 30 is higher than the rate current of the electronic device 30, the first voltage output terminal OUT1 and the second voltage output terminal OUT2 outputs a high voltage level second DC voltage. The gate of the second MOSFET Q2 receives the high voltage level second DC voltage. The second MOSFET Q2 turns on. The gate of the first MOSFET Q1 receives the +12V first DC voltage. The first MOSFET Q1 turns on. The working current is grounded via the sixth resistor R6 and the second MOSFET Q2. The electronic device 30 can not receive the working current when a surging current occurred. The electronic device 30 is protected from being damaged.
The embodiments shown and described above are only examples. Many details are often found in the art such as the other features of a surging current suppression circuit. Therefore, many such details are neither shown nor described. Even though numerous characteristics and advantages of the present technology have been set forth in the foregoing description, together with details of the structure and function of the present disclosure, the disclosure is illustrative only, and changes may be made in the detail, including in matters of shape, size and arrangement of the parts within the principles of the present disclosure up to, and including the full extent established by the broad general meaning of the terms used in the claims. It will therefore be appreciated that the embodiments described above may be modified within the scope of the claims.
Number | Date | Country | Kind |
---|---|---|---|
201310621807.2 | Nov 2013 | CN | national |