This application claims the benefit, under 35 U.S.C §365 of International Application PCT/EP2006/060953, filed Mar. 22, 2006, which was published in accordance with PCT Article 21 (2) on Oct. 12, 2006 in English and which claims the benefit of French patent application No. 0550882, filed Apr. 4, 2005 and French patent application No. 0551210, filed May 10, 2005.
The present invention concerns a device for generating a rectangular sustain voltage between the line scanning electrodes and the line common electrodes of luminous cells in a plasma panel.
Conventionally, a plasma display panel has a plurality of cells arranged in rows and columns. In the coplanar technology currently employed, each cell has three electrodes:
In this type of panel, the addressing of a cell involves applying a specific high-voltage signal between its line scanning electrode and its column electrode to modify its charge state. At the end of the addressing operation, the cell can have two charge states: a first state called “excited” which will enable it to be lit during the cell sustain phase to follow and a second state in which it will remain off. The sustain phase of the cells that follows the addressing phase is a period during which high-voltage rectangular signals are applied to the line scanning electrodes and the line common electrodes. During this phase, the cells excited beforehand light up.
To generate such voltage signals, the display panel has power amplifiers. The panel includes in particular a column amplifier to generate the addressing signal to apply to the column electrode of the cells and a sustain amplifier to generate the sustain signal applied to the line scanning electrode and the line common electrode of the cells.
These amplifiers have in common the need to generate signals having high-voltage transitions at high frequency on a very high capacitive load equal to the equivalent capacitance of all the cells in the panel or to the capacitance of a large number of them.
The sustain operation of the cells therefore involves an enormous transfer of energy between the amplifier and the panel cells, and this must be recovered. The same applies to the operation for addressing columns of cells.
To this end, a sustain amplifier with energy recovery, called a “Weber” amplifier, named after its inventor, was developed.
The amplifier 11 intended to supply the Y electrodes conventionally includes switches M1 and M2, connected in a half-bridge structure, placed in series between a supply terminal receiving the very high sustain voltage VS delivered by the DC/DC converter 2 and a reference terminal (connected here to ground GND). These switches are controlled so as to generate on the Y electrode of the panel cells a rectangular signal alternating between the voltage VS and the potential present on the reference terminal. As represented in the figure, these switches are generally MOS transistors with their diodes in anti-parallel. To recover and re-inject the capacitive energy and produce soft switching between the voltage VS and ground, the amplifier 11 includes a resonant inductor L placed in series with a switching module MC and a storage capacitor C1. These three components are connected between the Y electrode and the reference potential. The switching module includes two current conduction paths arranged in parallel, each allowing current to flow in one direction. The first current path includes a switch M3 placed in series with a diode D3 to allow the current to flow towards the storage capacitor C1 when the switch M3 is closed and thus to produce the falling edge of the output signal of the amplifier. The second current path includes a switch M4 placed in series with a diode D4 to allow the current to flow towards the resonant inductor L when the switch M4 is closed and thus to produce the rising edge of the output signal.
As regards the amplifier 13, it includes the same components as the amplifier 11 which are connected in the same way between the line common electrode Z and the reference terminal. To differentiate hereafter in the present description between the components of the amplifier 11 and those of the amplifier 13, the components M1, M2, L, MC, M3, M4, D3, D4 and C1 of the amplifier 11 are labelled M1′, M2′, L′, MC′, M3′, M4′, D3′, D4′ and C1′ in the amplifier 13.
To obtain one or other of the voltage signals shown in
Since the value of the storage capacitor C1 is much greater than that of the capacitance Cp, the voltage across its terminals can be considered to be constant and equal to VS/2. As the current through the inductor L increases, the output of the amplifier and the voltage across the terminals of the capacitance Cp decreases according to a sinusoidal segment until the voltage on the Y electrode reaches VS/2 (point where the current iL stops increasing). This first phase corresponds to a transfer of energy from the capacitance Cp to the inductor L. A transfer in the opposite direction occurs during the next phase: during that phase, the current iL decreases and the voltage on the Y electrode continues to decrease according to another sinusoidal segment until it reaches 0 volts (the reference potential). The diode D3 prevents the current from flowing in the other direction. Closure of the switch M2 then enables the voltage on the Y electrode to be held at 0 volts. The transition from 0 volts to VS of the voltage on the Y electrode is achieved in the same way by the closure of the switch M4.
During the transition phases of the voltage across the terminals of the cells, significant energy transfers take place between the inductor L and the capacitance Cp. High charge currents and currents related to the electrical discharges in the plasma gas of the cells at the ends of transitions flow through the amplifier. These currents have very high values, in the order of several tens of amperes, over very short time intervals of about 1 microsecond. To this end, the storage capacitors C1, C1′ and Cc must be connected perfectly to the other components of the amplifiers and to the panel in order to reduce the parasitic inductances and to not modify the waveforms of the voltages applied to the electrodes of the cells and the overall behaviour of the panel in terms light emission.
The invention proposes a novel plasma panel sustain circuit architecture without a DC/DC converter at the output of the AC/DC converter with power factor correction, the aim being to supply the power as close as possible to the panel cells.
The invention concerns a device for generating a rectangular sustain voltage between the line scanning electrodes and the line common electrodes of luminous cells in a plasma panel, said voltage being produced by applying a first rectangular sustain voltage signal to the line scanning electrode of the cells and a second rectangular sustain voltage signal to the line common electrode of the cells,
characterized in that it includes a first sustain amplifier connected to the line scanning electrode of the cells to produce the transitions of the first sustain voltage signal, a second sustain amplifier connected to the line common electrode of the cells to produce the transitions of the second sustain voltage signal and an insulated voltage supply circuit connected to the line scanning electrodes and to the line common electrodes of the cells in order to hold the end-of-transition voltage on said line scanning electrodes and said line common electrodes.
The insulated voltage supply circuit includes a transformer, the secondary of which is connected via a first end to the line scanning electrode of the cells and via a second end to the line common electrode of the cells, and a device capable of delivering to the primary of said transformer, in addition to the signal transitions, voltages corresponding to the end-of-transition voltages divided by the transformation ratio of the transformer.
The invention will be better understood on reading the following description, given by way of non-limiting example and with reference to the accompanying drawings in which:
According to the invention, the DC/DC converter 2 is replaced by an insulation transformer Trf with a full-bridge structure connected to the transformer primary. The full bridge is fed by the output of the AC/DC converter with power factor correction 1 and the transformer secondary is connected directly to the outputs of the sustain amplifiers 11 and 13.
The full-bridge structure is made up of four switches M5 to M8, the switches M5 and M8 being placed in series between the two output terminals of the AC/DC converter 1 as are the switches M6 and M7. The primary winding of the transformer Trf is connected between the middle points of the bridge and, as indicated above, the secondary winding of the transformer Trf is connected directly to the outputs of the sustain amplifiers 11 and 13.
Advantageously, diodes D5 to D8 and D5′ to D8′ are added to the full bridge structure to manage the reverse recovery effects of the MOSFET intrinsic diodes of the switches M5 to M8 as it will be described further.
Insulation transistors M10 and M11 are connected between the output of the amplifier 11 and the row circuit driver 12. A storage capacitor Cs having a capacitance much greater than Cp is placed in parallel with the half-bridge circuits M1, M2 and M1′, M2′.
During the sustain operations, the Y electrode of the cells is connected to the output of the amplifier 11 and their column electrodes are connected to ground. The insulation transistors M10 and M11 are conducting. During these operations, the voltage VS is the sustain voltage of the cells, in the order of 200 volts.
During the transitions of the sustain signal applied to the cells, the switches M5 to M8 are in a high-impedance state. Except for parasitic capacitances and inductances, the connection of the secondary of the transformer Trf to the amplifiers 11 and 13 has no effect on the operation of the amplifiers and may be considered as open. Generation of signals VY and VZ applied to the electrodes Y and Z respectively of the cells is managed by the switches M1 to M4 and M1′ to M4′. The capacitance Cp seen from the Y electrode is actually different to that seen from the Z electrode. For example, in the case of a synchronized transition mode as that illustrated in
and
On the line scanning electrode Y side, the switches M1 to M4 manage the resonance of the inductor L with the panel capacitance Cp seen from the Y electrode as illustrated in
As soon as the transitions have terminated and during the voltage plateaus, the switches M5 and M7, or M6 and M8, are made conducting depending on whether the voltage to be delivered at the output of the sustain amplifiers 11 and 13 is negative or positive. The AC/DC converter 1 delivers the voltage VPFC. It is to be noted that the switching of the MOSFET transistors M5 to M8 is performed at zero voltage and therefore without switching losses since the voltage +VS or −VS at the transformer secondary has been reached beforehand by the output of the amplifiers 11 and 13 and brought back at the primary to +VPFC or −VPFC by the transformer Trf. The switches M1 and M2′ are also made conducting during this phase such that the capacitor Cs is recharged to the voltage VS. In the present case, the leakage inductance of the transformer Trf contributes to limiting the current between the AC/DC converter and the capacitor Cs when it is recharging. This effect of current limitation is compensated by using a transformation ratio n of the transformer Trf greater than VS/VPFC. This leakage current grows during the plateaus of the voltage applied to cells during the sustain phase. At the opening of the switches M5 and M7 (respectively M6 and M8) which correspond to the beginning of a transition, this current will flow through the intrinsic diodes of the switches M6 and M8 (respectively M5 and M7). The reverse recovery effects of the MOSFET intrinsic diodes of the switches requires to shunt the current by diodes D5 to D8 and to stop the current flowing in the Switches by the diodes D5′ to D8′.
The voltage VS is advantageously regulated for compensating the power variations due the variations of the picture load in the panel by modulating the power amounts transferred from the voltage VPFC to the voltage VS as described before. A classical Pulse Width Modulation (PWM) method applied to the conduction time of the switches M5 and M7 (or M6 and M8) can be used within the plateau phases. However, as these conduction times are very short and consequently uneasy to control, a regulation mode using constant conduction times is preferably used. In this mode called burst mode, the power transferred during the plateau phases is always maximum but the presence or deletion of these conduction events is controlled as a function of the voltage Vs.
This structure also provides for simplifying the generation of other voltages, for example for the addressing voltage generator, by multiplying the number of windings on the secondary of the transformer Trf and by providing means of rectification, filtering and regulation to adjust the voltage to the desired value.
During the addressing phases, the insulation transistors M10 and M11 are in a high-impedance state, thus insulating the addressing voltage generator 15 from the sustain amplifiers 11 and 13. The output of the transformer is held at zero by closing the transistors M7 and M8 or M5 and M6.
A second embodiment of the device of the invention is proposed with reference to
In saturated mode, an inductor behaves like an inductor in air (without magnetic material). The inductor L22 acts in the present case like an automatic switch. Before saturation, very little current flows through it and, after saturation, a high current flows through it. From now on in the description, L2 denotes both the inductive element L2 and the value of this inductance.
In non-saturated mode, the inductor L2 acts like an inductance of value L22 (L21 being very low compared with L22) and in saturated mode like an inductance of value L21 (L22 is close to 0). Operation in non-saturated or saturated mode depends on the current iL2 through L2.
Operation of the amplifier in
The operating half-period of the current iL2 is divided into four consecutive operating phases numbered 1 to 4.
During phase 1, the switches M1 and M2′ are closed and the switches M2 and M1′ are open. The output voltage of the amplifier 11 is equal to VS. Furthermore, being in a plateau phase of the electrode voltages, the transistors M6 and M8 are closed as in the previous embodiment. They ensure that the capacitor Cs is adequately charged from the source of power supplied by the AC/DC converter 1 and its output VPFC. The output voltage of the amplifier 13 is equal to 0. The current flowing through the non-saturated inductor L2 is controlled by the higher-value inductor L22. Thus, the current flowing through the amplifiers 11 and 13 is much lower, which will result in reducing the conduction losses. The voltage across the terminals of the inductor L2 is substantially found across the terminals of the inductor L22.
At the start of phase 2, the inductor L22 saturates. The circuit is then controlled by the inductor L21. The current iL2 increases linearly as long as the switches M1 and M2′ remain closed.
Phase 3 then starts when all the switches M1, M2, M1′ and M2′ are open. Moreover, being in a transition phase of the electrode voltages, the transistors M5 to M8 are open as in the previous embodiment. The inductor L21 then resonates with the capacitance Cp. The output voltage of the amplifier 11 starts to fall and that of the amplifier 13 starts to rise, both according to a sinusoidal segment. In the middle of phase 3, the voltage across the terminals of the inductor L2 is cancelled out before being reversed and the current flowing through it has its maximum amplitude before decreasing. At the end of this phase, the output voltage of the amplifier 11 reaches 0 volts (reference potential) and that of the amplifier 13 reaches VS.
At the start of phase 4, the current through the inductor L2 continues to fall linearly regardless of whether the switches M2 and M1′ are in the open or closed state, because of their intrinsic diode (start of the greyed area). M2 and M1′ must be closed before current becomes zero (end of the greyed area). At the end of this phase 4, the inductor L22 is no longer saturated. A phase that is symmetric to phase 1 then begins.
The choice of the inductor L22 is essential. Suitable magnetic material must be chosen and the number of turns required must be calculated. The number of turns of L22 can be defined as follows:
During each operating phase, for example during phase 1 in
where:
During this phase, the voltage across the terminals of L22 is equal to VS and the magnetic induction varies between +Bsat and −Bsat (or vice versa), giving:
Bsat and Ae depend only on the magnetic material used. The number of turns of the inductor L22 is thus calculated using equation (1). When choosing the material, it must be ensured that the magnetization cycle is sufficiently rectangular in order that the saturation is not “soft” and that the current iL2 at the saturation points is low (in order to reduce the intensity of effective current). In addition, the area of this cycle must be small to prevent losses known as hysteresis losses.
Advantageously, the inductors L21 and L22 are produced in the same coil provided that the number of turns of the coil and the effective cross-sectional area of the magnetic material are adjusted as a consequence. For example, if the number of turns n calculated as described above is not suitable for the coil L21 which corresponds to the inductance of the inductor L2 when in saturated mode, it is possible to add a supplementary coil in series with L2. But it is also possible to re-adjust the number of turns n and the cross-sectional area Ae.
For example, if the number of turns n calculated for phase 1 is too large for the next phases, it is sufficient to reduce this number and consequently to increase the cross-sectional area Ae so that equation 1 is still satisfied.
For example, if the number of turns calculated for phase 1 is 10 and if L21 is four times too high for phases 2, 3 and 4, it is sufficient to divide the number of turns n by 2 and to multiply the cross-sectional area Ae by 2.
Number | Date | Country | Kind |
---|---|---|---|
05 50882 | Apr 2005 | FR | national |
05 51210 | May 2005 | FR | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/EP2006/060953 | 3/22/2006 | WO | 00 | 1/22/2009 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2006/106043 | 10/12/2006 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4496879 | Suste | Jan 1985 | A |
4866349 | Weber et al. | Sep 1989 | A |
4924218 | Weber et al. | May 1990 | A |
5081400 | Weber et al. | Jan 1992 | A |
5148049 | Okutsu et al. | Sep 1992 | A |
5267296 | Albert | Nov 1993 | A |
5642018 | Marcotte | Jun 1997 | A |
5745086 | Weber | Apr 1998 | A |
5828353 | Kishi et al. | Oct 1998 | A |
5943030 | Minamibayashi | Aug 1999 | A |
6373452 | Ishii et al. | Apr 2002 | B1 |
6538627 | Whang et al. | Mar 2003 | B1 |
6646387 | Chae et al. | Nov 2003 | B2 |
6686912 | Kishi et al. | Feb 2004 | B1 |
6781322 | Onozawa et al. | Aug 2004 | B2 |
6850213 | Marcotte | Feb 2005 | B2 |
7034468 | Kim et al. | Apr 2006 | B2 |
7081891 | Schermerhorn | Jul 2006 | B2 |
7084839 | Onozawa et al. | Aug 2006 | B2 |
7123219 | Lee | Oct 2006 | B2 |
7145522 | Yamamoto et al. | Dec 2006 | B2 |
7230587 | Onozawa et al. | Jun 2007 | B2 |
7242372 | Onozawa et al. | Jul 2007 | B2 |
7242399 | Onozawa et al. | Jul 2007 | B2 |
20020122016 | Iwasa et al. | Sep 2002 | A1 |
20030030632 | Choi | Feb 2003 | A1 |
20040257304 | Yamamoto et al. | Dec 2004 | A1 |
20050007310 | Kim et al. | Jan 2005 | A1 |
20050088376 | Inoue et al. | Apr 2005 | A1 |
20050140592 | Gagnot | Jun 2005 | A1 |
Number | Date | Country |
---|---|---|
1421838 | Jun 2003 | CN |
1318593 | Jun 2003 | EP |
2004361959 | Dec 2004 | JP |
WO 03073406 | Sep 2003 | WO |
Number | Date | Country | |
---|---|---|---|
20090213044 A1 | Aug 2009 | US |