This application claims priority to China Patent Application No. 202311044893.5 filed on Aug. 18, 2023. The entire contents of the above-mentioned patent applications are incorporated herein by reference for all purposes.
The present disclosure relates to a switch trigger, and more particularly to a switch trigger for suppressing an inrush current.
A conventional switch control method may suppress inrush current by soft start of switches. However, since a duration for turning on the switch increases, the switch must bear more heat losses, which not only reduces an efficiency but also makes the switch more susceptible to damage. In addition, as the duration for turning on the switch increases, a duration for turning off the switch also increases. Therefore, the longer duration for turning off the switch may cause the switch unable to be turned off immediately for implementing protection.
Therefore, there is a need of providing a switch trigger in order to overcome the drawbacks of the conventional technologies.
The present disclosure provides a switch trigger which reduces a voltage variation while turning on a switch by precharge, thereby suppressing an inrush current. Consequently, the problems like efficiency reduction, switch damage, and an inability to turn off the switch immediately while triggering the protection, which are caused by the increased duration for switching the switch in conventional approach, are avoided. Moreover, in the present disclosure, the switch trigger is able to realize zero-voltage switching and has a function of short circuit protection.
In accordance with an aspect of the present disclosure, a switch trigger is provided. The switch trigger includes an input terminal, an output terminal, a first switch, a bypass resistor, an output capacitor, a diode, a second switch, a discharging resistor, a first divider resistor, and a second divider resistor. The first switch has a first terminal and a second terminal respectively and electrically connected to the input terminal and the output terminal. The bypass resistor has two terminals respectively and electrically connected to the input terminal and the output terminal. The output capacitor has two terminals respectively and electrically connected to the output terminal and a ground terminal. The diode has an anode electrically connected to the input terminal. The second switch has a first terminal and a second terminal respectively and electrically connected to a cathode of the diode and a third terminal of the first switch. The discharging resistor has two terminals respectively and electrically connected to the third terminal of the first switch and the ground terminal. The first divider resistor and the second divider resistor are electrically connected in series between the output terminal and the ground terminal, and a connection node between the first divider resistor and the second divider resistor is electrically connected to a third terminal of the second switch.
The present disclosure will now be described more specifically with reference to the following embodiments. It is to be noted that the following descriptions of preferred embodiments of this disclosure are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed.
Structurally, the input terminal 11 is configured to receive an input voltage Vin, and the output terminal 12 is configured to provide an output voltage Vo. First and second terminals of the first switch Q1 are electrically connected to the input terminal 11 and the output terminal 12, respectively. Two terminals of the bypass resistor RI are electrically connected to the input terminal 11 and the output terminal 12, respectively. Two terminals of the output capacitor Co are electrically connected to the output terminal 12 and a ground terminal, respectively. An anode of diode D is electrically connected to the input terminal 11, and the diode D is configured to prevent current backflow. First and second terminals of the second switch Q2 are electrically connected to a cathode of the diode D and a third terminal of the first switch Q1, respectively. Two terminals of the discharging resistor R2 are electrically connected to the third terminal of the first switch Q1 and the ground terminal, respectively. The first divider resistor R3 and the second divider resistor R4 are electrically connected in series between the output terminal 12 and the ground terminal. The first divider resistor R3 and the second divider resistor R4 are respectively coupled to the output terminal 12 and the ground terminal, and a connection node between the first divider resistor R3 and the second divider resistor R4 is electrically connected to a third terminal of the second switch Q2. Two terminals of the input capacitor Cin are respectively and electrically connected to the input terminal 11 and the ground terminal, and the input capacitor is configured for decoupling.
In operation, when initially power up, the first switch Q1 turns off, and the input voltage Vin charges the output capacitor Co through the bypass resistor R1 to gradually increase the output voltage Vo at the output terminal 12. At the same time, the second switch Q2 turns on so that the input voltage Vin builds up a voltage Vg across the discharging resistor R2. Afterwards, the first divider resistor R3 and the second divider resistor R4 divide the output voltage Vo to generate the voltage Vsen. When the voltage Vsen increases to a threshold sufficient to turn off the second switch Q2, the voltage Vg is discharged to the ground terminal through the discharging resistor R2, which causes the first switch Q1 to turn on. As the first switch Q1 turns on, the input voltage Vin is transmitted to the output terminal 12 to serve as the output voltage Vo.
It is noted that the voltage at the output terminal 12 has already been increased by charging the output capacitor Co through the bypass resistor R1. Therefore, when the first switch Q1 turns on, a voltage difference between the input terminal 11 and the output terminal 12 has been reduced already, and thus the inrush current caused by a large voltage difference is prevented. Further, as the voltage at the output terminal 12 gradually increases, a voltage at the second terminal of the first switch Q1 also increases gradually. When the first switch Q1 turns on, a voltage difference between the first and second terminals of first switch Q1 has been reduced already. Accordingly, the inrush current is suppressed, and a body diode of the switch Q1 is prevented from being damaged by an induced electromotive force generated due to Faraday's law of electromagnetic induction.
The switch trigger 1 further includes a back-stage detection circuit 13 electrically connected to the voltage divider. The back-stage detection circuit 13 is configured to provide a back-stage voltage V2nd to the voltage Vsen for adjusting a duration for turning on the first switch Q1. The back-stage detection circuit 13 includes a detection capacitor C1, a detection resistor R5, and a detection terminal 14. Two terminals of the detection capacitor C1 are electrically connected to the third terminal of the second switch Q2 and the detection terminal 14, respectively. Two terminals of the detection resistor R5 are electrically connected to the detection terminal 14 and the ground terminal, respectively. The detection terminal 14 is configured to detect an output voltage of a back-stage converter. For example, when the output terminal 12 is electrically connected to the back-stage converter (not shown), the back-stage converter converts the output voltage Vo provided by the switch trigger 1 at the output terminal 12 into the back-stage voltage V2nd. The detection terminal 14 is electrically connected to the back-stage voltage V2nd to detect the output voltage of the back-stage converter. The back-stage voltage V2nd causes an instant voltage across the detection capacitor C1 and meanwhile changes the voltage Vsen. As a result, a turn-off timing of the second switch Q2 is advanced, which advances a turn-on timing of the first switch Q1.
In multi-level power conversion systems, the switch trigger may be disposed in a first-stage power protector to prevent the inrush current when the power supply is powering up. In order to expedite a power-up process of the entire system, as soon as the output voltage Vo reaches to a reference voltage (e.g., 80% or 90% of the input voltage Vin), the back-stage converter begins to draw the output voltage Vo to perform voltage conversion. Therefore, it is necessary to advance the turn-on timing of the first switch Q1 to provide the enough output voltage Vo for the back-stage converter to operate normally.
In the first embodiment, the first switch Q1 may be a P-type MOSFET (metal-oxide-semiconductor field effect transistor), and the first, second and third terminals of the first switch Q1 are a source, drain and gate, respectively. The second switch Q2 may be a P-type BJT (bipolar junction transistor), and the first, second and third terminals of the second switch Q2 are an emitter, collector and base, respectively.
Please refer to
Consequently, zero-voltage turn-on for the first switch Q1 is realized, and thus the switch loss is reduced. Further, since the output voltage Vo is already at a higher level when the first switch Q1 turns on, the voltage variation is decreased and the inrush current is reduced, thereby realizing inrush current suppression.
Please refer to
Please refer to
In summary, the present disclosure provides a switch trigger which reduces the voltage variation while turning on the switch by precharge, thereby suppressing the inrush current. Consequently, the problems like efficiency reduction, switch damage, and the inability to turn off the switch immediately while triggering the protection, which are caused by the increased time for switching the switch in conventional approach, are avoided. Moreover, in the present disclosure, the switch trigger is able to realize zero-voltage switching and has the function of short circuit protection. Further, the switch trigger can ensure the stable output of the back-stage converter.
While the disclosure has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the disclosure needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
Number | Date | Country | Kind |
---|---|---|---|
202311044893.5 | Aug 2023 | CN | national |