Claims
- 1. A method for implementing switching in a switch in a digital telecommunications system, in accordance with which methodN incoming signals are input to the switch, each comprising successive one-bit time slots that form successive frames, each frame comprising K time slots, the contents of the time slots for the incoming signals are stored in a memory (SM) at a memory location determined by a write address in such a way that a word having the width of at least one bit is stored at one memory location, one word at a time is read out from the memory (SM), wherefrom the desired bit is selected for the outbound signal from the switch, characterized in that the incoming signals are distributed to X multiplexers (A1 . . . Ax), each interleaving the incoming signals thereto into a single serial output signal (IN1 . . . INX), and writing into memory is carried out by writing the contents of the time slots of the output signals into the same memory location having a width of at least X bits, the memory location changing from one time slot of the output signals of the multiplexers to another.
- 2. A method as claimed in claim 1, characterized in that the memory (SM) employs memory locations having the exact width of X bits.
- 3. A method as claimed in claim 1, characterized in that a total of (N×K)/X memory locations is employed in the memory (SM).
- 4. A method as claimed in claim 1, characterized in that when the capacity of an existing switch is increased, the number of multiplexers and the memory width is increased, maintaining the above-stated dependency.
- 5. A switch for a digital telecommunications system for implementing switching with one bit resolution, said switch comprisinginput connections for N incoming signals, each comprising successive one-bit time slots forming successive frames each comprising K time slots, a memory (SM) for storing the contents of the time lots for incoming signals at a memory location determined by a write address in such a way that a word having a length of several time slots is stored at one memory location, means (CM) for reading out one selected word at a time from said memory, and means (REG, SEL) for selecting a given bit from the word read out, characterized in that the switch further comprises X multiplexers (A1 . . . Ax) to which the incoming signals are connected in such a way that some of the signals arrive at each multiplexer, for interleaving the signals introduced to each multiplexer into a single serial output signal, and memory locations of a width of at least X bits in said memory (SM) for storing the contents of corresponding time slots of the output signals of the multiplexers at the same memory location.
- 6. A switch as claimed in claim 5, characterized in that said memory (SM) has memory locations having the exact width of X bits.
- 7. A switch as claimed in claim 6, characterized in that said memory (SM) has a total of (N×K)/X memory locations.
- 8. A switch as claimed in claim 5, characterized in that it is arranged as part of a switch of greater capacity.
- 9. A switch as claimed in claim 8, characterized in that several switches are arranged in parallel in said switch of greater capacity.
Priority Claims (1)
Number |
Date |
Country |
Kind |
954158 |
Sep 1995 |
FI |
|
Parent Case Info
This application is the national phase of international application PCT/FI96/00473 filed Sep. 4, 1996 which designated the U.S.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
102e Date |
371c Date |
PCT/FI96/00473 |
|
WO |
00 |
3/5/1998 |
3/5/1998 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO97/09839 |
3/13/1997 |
WO |
A |
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
418 475 |
Mar 1991 |
EP |
483 516 |
May 1992 |
EP |
931656 |
Aug 1993 |
WO |