Embodiments of the disclosure relate to bandgap reference circuits.
In communication applications, for example a mobile application, a device spends its life time in retention mode or deep sleep mode. It is expected that the device consumes as less power as possible during these modes. Voltage regulators and bandgap reference circuits in the device consumes a significant part of this power to generate the supply for a retention logic.
There are several approaches to reduce power consumption of the bandgap reference circuits. One such approach is to employ two bandgap reference circuits, one regular bandgap reference circuit for active mode and another low power bandgap reference circuit for retention mode. This approach is area inefficient because of the two separate bandgap reference circuit designs. Further, switching between two bandgap reference circuits may produce an output voltage glitch as they could be at different voltages at a given temperature. Another conventional approach is to use a common bandgap reference circuit for active mode and retention mode of the device. However, in this approach, the bandgap reference circuit needs to be accurate to support expected voltage accuracy in the active mode. For higher accuracy, the bandgap reference circuit requires more power. In conclusion these conventional approaches of designing low current bandgap reference circuits become unattractive in terms of design complexity, area and accuracy.
An exemplary embodiment provides a low power system in retention mode. The system includes a bandgap reference circuit coupled to a storage capacitor through a switch. The system further includes a logic having a set of control signals that controls the switch and the bandgap reference circuit such that during a retention mode the bandgap reference circuit and the switch are active for a first time interval in response to the control signals to recharge the storage capacitor, and then inactive for a second time interval in response to the control signals that decouples the bandgap reference circuit from the storage capacitor. When the bandgap reference circuit is decoupled, charge stored in the storage capacitor is used to generate a reference voltage.
An exemplary embodiment provides an integrated circuit (IC). The integrated circuit includes a bandgap reference circuit that generates a reference voltage, coupled to a storage capacitor through a switch. The IC further includes a logic having a bandgap enable signal that controls the bandgap reference circuit and a refresh enable signal that controls the switch such that, during an active mode the bandgap reference circuit is active in response to the bandgap enable signal and the switch is active in response to the refresh enable signal signal. During a retention mode the, bandgap reference circuit and the switch are active for a first time interval in response to the bandgap enable signal and the refresh enable signal respectively, and then the switch and the bandgap reference circuit are inactive for a second time interval in response to the refresh enable signal and the bandgap enable signal respectively that decouples the bandgap reference circuit from the storage capacitor. When the bandgap reference circuit is decoupled, charge stored in the storage capacitor is used to generate a reference voltage. The IC further includes a regulator coupled to the storage capacitor that receives the reference voltage.
An exemplary embodiment provides a method for operating a bandgap reference circuit when a device is in an active mode and a retention mode. The bandgap reference circuit is coupled to a storage capacitor during an active mode. During the retention mode, the bandgap reference circuit is coupled to the storage capacitor for a first time interval and then decoupled from the storage capacitor for a second time interval. Further, charge stored in the storage capacitor is used for generating the reference voltage for the regulator during the retention mode.
Other aspects and example embodiments are provided in the Drawings and the Detailed Description that follows.
Low drop-out (LDO) regulators are special type of regulators where the minimum voltage required between the input and the output (the drop out voltage) is particularly low. This allows a battery to continue to power the LDO regulator almost until the battery voltage drops to the level of the desired output. LDO regulators are thus used to provide a stable voltage source for the other circuitry in the device, for example in a mobile communication device, the processors, memory, input or output and other peripherals.
One embodiment provides a switched bandgap reference circuit that minimizes retention mode current in system on chips (SoCs). Another embodiment provides a low drop-out (LDO) regulator with a switched bandgap reference circuit that minimizes retention mode current. Another embodiment provides a method for operating a bandgap reference circuit in a retention mode.
Various embodiments are explained using a mobile communication device as an example. However, it will be appreciated that various embodiments may find an application in various wireless communication systems including battery less systems such as radio frequency identification (RFID) tags that need very low power. In general embodiments can be used in any application where power harvesting is required such as power harvesting schemes or very low power sensors.
In various embodiments, an active mode is a mode when there is processor activity and most of the device's functions are in active state. In various embodiments, a retention mode is a mode when there is no processor activity and most of the device's functions are in idle state.
It is noted that in the retention mode, the current sink from the power supply is not used for the device's activities, but is lost in the LDO regulator's biasing current. Accordingly, the current consumption of the LDO regulator during the idle states has a significant effect on the device's battery life.
Embodiments are best understood in relation to
The switch 110 is implemented as a low leakage switch. During an active mode the bandgap reference circuit 105 and the switch 110 is in active state (ON) and the output of the bandgap reference circuit 105 is taken across the storage capacitor 115. During retention mode, the switch 110 is deactivated using the control signal. This will store charge in the storage capacitor 115 which can be used for generating VREF in the retention mode. However, due to the leakage property of a capacitor, charge stored in the storage capacitor 115 will eventually drain off over a period of time which results in a dip in the VREF taken from the storage capacitor 115. Additionally, the storage capacitor 115 will have a high resistance associated in parallel with it. This high resistance also contributes to charge leakage. To address the leakage, according to an embodiment, the bandgap reference circuit 105 and the switch 110 connecting to the storage capacitor 115 is activated for a very short interval (for example, an interval between 200 μs to 15 ms) to recharge the storage capacitor 115. Once the storage capacitor 115 is recharged to a required level, the bandgap reference circuit 105 and the switch 110 are inactivated for an interval (for example, an interval between 10 ms to 15 ms). Further, charge stored in the storage capacitor 115 is used to generate the VREF.
For the sake of simplicity, only the bandgap reference circuit 105 and the switch 110 are illustrated in
The logic 205 includes a counter and a plurality of control registers (not shown in
During the active mode the bandgap reference circuit 210 and the switch 215 are activated (ON state) using the bandgap enable signal 250 and the refresh enable signal 240 respectively. The output of the bandgap reference circuit 210 is taken across the storage capacitor 220. During the retention mode, the bandgap reference circuit 210 is activated using the bandgap enable signal 250. Bandgap reference circuit 210 requires some time to settle. After the bandgap reference circuit 210 is settled, the switch 215 is activated using the refresh enable signal 240. Since the switch 215 is connected to the storage capacitor 220, the storage capacitor 220 is recharged to a required level. In other words, charge in the storage capacitor 220 is refreshed from the bandgap reference voltage. Also, a low pass filter formed by the switch ON resistance and the storage capacitor 220 is used to filter output noise. In one embodiment, the bandgap reference circuit 210 and the switch 215 is activated only for a short time interval. The time interval may be programmed into the logic 205. Upon refreshing the charge in the storage capacitor 220, the switch 215 is inactivated using the refresh enable signal (240). Inactivating the switch 215 isolates the storage capacitor 220 from the bandgap reference circuit 210. Then, the bandgap reference circuit 210 is inactivated using the bandgap enable signal (250).
To minimize current consumption of the LDO regulator during retention mode, the time interval when the bandgap reference circuit 210 and the switch 215 is inactive (OFF time interval) needs to be maximized in comparison with the time interval when the bandgap reference circuit 210 and the switch 215 are active (ON time interval). OFF time interval is dependant on the leakage from the storage capacitor node. There are predominantly two leakage mechanisms that cause the charge stored in the storage capacitor 220 to decay. One leakage mechanism is the sub threshold leakage through the switch 215. When the switch 215 is inactivated, one side of the switch 215 is connected to the reference voltage and another side to the output of the bandgap reference circuit 210. Since the output of the bandgap reference circuit 210 is zero volts, a potential difference can be seen across the switch 215. This potential difference causes the sub threshold leakage. To overcome the sub threshold leakage, in one embodiment, a transistor with large length is implemented as the switch 215 so that the sub threshold leakage is minimum.
Second leakage mechanism may be caused due to gate tunneling through the storage capacitor 220. In the CMOS processes, the storage capacitor 220 used is an NPOLY NWELL capacitor that includes a poly gate connection, wherein charge is held by the gate oxide capacitance. In deep submicron processes, the gate oxide thickness is very less. If the gate oxide thickness is very less, due to tunneling, conduction may occur through the gate oxide itself. Tunneling is directly proportional to the electrical field strength. So, more the voltage across the gate oxide, more the gate tunneling and leakage. To minimize the gate tunneling, bottom plate of the storage capacitor 220 is biased at an appropriate voltage by the transistor (diode) 225 and current source IBIAS. Current (very small amount of current) is pumped into the diode 225 and bias voltage VBIAS is generated that biases the bottom plate of the storage capacitor 220.
The bandgap enable signal 250 and refresh enable signal 240 (control signals) are generated from the logic 205 using a digital controller running out of a slow clock, for example a 32 Kh clock. The programmability and timing details of the refresh enable signal 240 and bandgap enable signal 250 are explained in conjunction with
Wherein IQ, AV is the average quiescent current, IQ, BG is the bandgap quiescent current, TON is the ON time interval of the bandgap reference circuit 210, TOFF is the OFF time interval of the bandgap reference circuit 210 and D is the duty cycle of the refresh pulse.
Accuracy is calculated using the formula ΔVREF=ILKG*TOFF/CSTORAGE
For calculating quiescent current and accuracy, values taken for various components included a storage capacitor of 60 pF, reference voltage of 600 mV, bandgap reference circuit quiescent current (IQ) of 50 μA and leakage current, ILKG of 0.2 nA at 600 mV, TOFF of 15 ms and TON of 400 μs. Assuming these values the graph illustrates the trade off of average quiescent current to accuracy. From the above formula, it is noted that accuracy is defined as change in the reference voltage (ΔVREF). Keeping TOFF larger compared to TON helps to reduce the quiescent current, but decreases the accuracy which is acceptable in the applications where embodiments of the disclosure are used. Accuracy is plotted as a line 405 and quiescent current is plotted as a line 410.
In the foregoing discussion, the term “connected” means at least either a direct electrical connection between the devices connected or an indirect connection through one or more passive or active intermediary devices. The term “circuit” means at least either a single component or a multiplicity of components, either active or passive, that are connected together to provide a desired function. The term “signal” means at least one current, voltage, charge, data, or other signal.
The forgoing description sets forth numerous specific details to convey a thorough understanding of the invention. However, it will be apparent to one skilled in the art that the invention may be practiced without these specific details. Well-known features are sometimes not described in detail in order to avoid obscuring the invention. Other variations and embodiments are possible in light of above teachings, and it is thus intended that the scope of invention not be limited by this Detailed Description, but only by the following Claims.