Claims
- 1. A power amplifier circuit with a gain setting capability independent of frequency and having, a sin x/x distortion correction characteristic, where x is a function of time, comprising:
- a switched capacitor differential integrator having differential inputs and differential outputs;
- a first feedback network coupled between a positive input of said differential inputs and said outputs;
- said first network including a first capacitor having a value C.sub.u, a second capacitor having a value C.sub.2, a third capacitor having a value C.sub.um and a fourth capacitor having a value C.sub.2m, said first and third capacitors being switched, said second and fourth capacitors being non-switched, said first and second capacitors for setting frequency response, said third and fourth capacitors for setting gain;
- a second network including a fifth capacitor having a value C.sub.u, a sixth capacitor having a value C.sub.2, a seventh capacitor having a value C.sub.um and an eighth capacitor having a value C.sub.2m, said fifth and seventh capacitors being switched, and said sixth and eighth capacitors being non-switched, said fifth and sixth capacitors for setting frequency response, said seventh and eighth capacitors for setting gain;
- wherein gain can be arbitrarily set by two resistors coupled between a common mode terminal and said differential outputs, and wherein gain setting will not affect the frequency response of said amplifier circuit provided that:
- C.sub.u /C.sub.um =C.sub.2 /C.sub.2m
- 2. The amplifier circuit of claim 1 wherein said integrator includes an internal differential signal path and a common mode signal path.
- 3. The amplifier circuit of claim 2 wherein said integrator further includes a,
- first and second differential amplifiers having parallel inputs, outputs of said second differential amplifier being coupled through current mirrors to add to the outputs of said first differential amplifier;
- two output buffers, one for each output of said first differential amplifier, said buffers also coupled to the outputs of said current mirrors; and
- a common mode input coupled in series between said first and second differential amplifiers.
Parent Case Info
This is a divisional of application Ser. No. 311,144 filed Oct. 13, 1981, U.S. Pat. No. 4,574,250, issued Mar. 4, 1986.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4453130 |
Bennett |
Jun 1984 |
|
Non-Patent Literature Citations (2)
Entry |
Jacobs, G. M., "Practical Design Considerations for MOS Switched Capacitor Ladder Filters", UCB-ERL, Nov. 11, 1977. |
Gregorian, R., "Filtering Techniques W/Switched-Capacitor Circuits", Microelectronics Journal, vol. 11, No. 2, 1980, pp. 13-20. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
311144 |
Oct 1981 |
|