Claims
- 1. An integrating circuit, having one or more series connected integrating stages with at least one stage comprising:
a. an amplifier having different levels of power available during different operational phases; and b. a switched capacitor input circuit to said amplifier.
- 2. The integrating circuit of claim 1 in which said amplifier also comprises a plurality of inputs to said amplifier.
- 3. The integrating circuit of claim 1 in which one of said inputs is a switched capacitor input.
- 4. The integrating circuit of claim 1 in which at least one of said stages comprises an amplifier circuit having a capacitor connected between an output and one input of said amplifier circuit.
- 5. The integrating circuit of claim 4 in which one of said inputs is a feedback input and in which said switched capacitor input circuit and said feedback input are connected to said capacitor and said one input.
- 6. The integrating circuit of claim 4 in which at least one of said stages comprises an amplifier circuit comprising a power control circuit configured to provide high power to an active element during at least one portion of an operational cycle and to provide low power otherwise.
- 7. The integrating circuit of claim 6 in which said power control circuit comprises two current mirrors in parallel.
- 8. The integrating circuit of claim 7 in which one of said current mirrors is larger in capacity than the other.
- 9. The integrating circuit of claim 6 in which one of said current mirrors is selectively activated only during said portion of an operational cycle.
- 10. The integrating circuit of claim 9 in which said portion of an operational cycle comprises at least part of time interval during which slewing may occur.
- 11. The integrating circuit of claim 6 in which said amplifier circuit comprises an amplifier, having an input receiving a digital signal; an active element receiving said signal from said input; and a power control circuit having two output levels connected to said active element and selectively providing one of said levels to said element only during a portion of its operating time.
- 12. The integrating circuit of claim 6 in which said amplifier circuit comprises two current sources and an active element, connected to said current sources so that only one current source is active during an operational phase when power requirements are relatively low and so that both current sources are active during an operational phase when power requirements are relatively high.
- 13. The integrating circuit of claim 6 in which said amplifier circuit includes a control circuit comprising:
a. a first current source connected in series with a first active device and a second active device, with each active device having a gate terminal; b. a second constant current source connected in series with a third active device and a fourth active device, each active device having a gate terminal, with the gates of said third active device and said second active device connected together; and c. an output device having a gate terminal connected to the junction of said second current source and said third active device and controlled thereby.
- 14. The method of claim 1 in which a resonator is connected in parallel across two stages.
- 15. A method of integrating an input signal, comprising the steps of:
a. providing a plurality of serially connected integrating stages with at least one stage having different levels of power available during different operational phases.
- 16. The method of claim 15 in which said at least one stage comprises an amplifier circuit and the method further comprises the step of steering currents from a current source away from said amplifier circuit to cause said amplifier circuit to switch from one power state to a second power state.
- 17. The method of claim 15 in which at least one of said stages comprises an amplifier circuit and the method further comprises the step of selectively activating a second power source in parallel with a first power source during part of an operational cycle of said amplifier circuit.
- 18. A method of providing power to a clocked integrator comprising the step of:
providing different power levels to said integrator during at least two respective time intervals separated by clock signals.
- 19. A method of controlling current to an integrator, comprising the steps of:
during an operational phase when slew is expected, increasing current available to the integrator irrespective of actual signal level applied to the integrator.
- 20. A method of controlling current to an integrator, comprising the step of:
decreasing current available to the integrator during an operational phase when little activity is expected.
- 21. A method of providing power to an integrator comprising the steps of:
using two or more current mirrors to provide power to the integrator; and switching one current mirror in or out to control power to the integrator without adversely affecting the integrator.
- 22. A method of reducing power consumption in a switched capacitor circuit, comprising the steps of:
a. reducing size of an integration capacitor; and b. increasing the output voltage range of an amplifier connected to said integration capacitor to accommodate the reduced size.
- 23. A method of reducing power consumption in a switched capacitor circuit, comprising the step of:
controlling power to the switched capacitor circuit commensurate with activity expected during an operational phase.
- 24. A method of reducing power consumption in a switched capacitor circuit, comprising the step of:
maximizing the step size for power consumption savings.
- 25. An integrated circuit, comprising an integrator having different levels of power available during different operational phases.
Parent Case Info
[0001] CROSS REFERENCE TO RELATED APPLICATIONS
[0002] The invention disclosed herein is related to application Ser. No. ______, (Attorney Docket No. 50246-020 (3171-009)) filed ______, by inventors Wei Laing Lee, Dan Kasha, and Axel Thomsen and entitled “A POWER SAVING AMPLIFIER.”
[0003] The invention disclosed herein is also related to application Ser. No. ______, (Attorney Docket No. 50246-024 (3171-013)) filed ______, by inventors Wei Laing Lee, Dan Kasha, and Axel Thomsen and entitled “AN ANALOG TO DIGITAL SWITCHED CAPACITOR CONVERTER USING A DELTA SIGMA MODULATOR HAVING VERY LOW POWER DISTORTION AND NOISE.”
[0004] The invention disclosed herein is also related to application Ser. No. ______, (Attorney Docket No. 50246-025 (3171-014)) filed ______, by inventors Wei Laing Lee, Dan Kasha, and Axel Thomsen and entitled “A LOW POWER SEISMIC DEVICE INTERFACE AND SEISMIC SYSTEM.”
[0005] The disclosures of each of these cases are incorporated by reference herein in their entirety.