Claims
- 1. A switched capacitor integrator comprising:
- only first and second power sources;
- only first and second power source terminals connected to said first and second power sources, respectively;
- operational amplifier means driven by said first and second power sources and having an inverting input terminal, a non-inverting input terminal, and an output terminal;
- feedback capacitor means connected between said inverting input terminal and said output terminal of said operational amplifier means;
- bias circuit means connected between said first and second power source terminals and driven by said first and second power sources for providing a given bias voltage to said non-inverting input terminal of said operational amplifier means;
- switched capacitor means separated from the non-inverting input terminal of said operational amplifier means; and
- switching means for connecting said switched capacitor means between a signal input terminal applied with an input voltage signal and said inverting input terminal of said operational amplifier means in a first operation mode and connecting both ends of said switched capacitor means to one of said first and second power source terminals in a second operation mode.
- 2. A switched capacitor integrator according to claim 1, in which said bias circuit means includes first and second transistors connected in series between said first and second power source terminals, and a junction between said first and second transistors connected to said non-inverting input terminal of said amplifier means so as to apply said given bias voltage to the non-inverting input terminal.
- 3. A switched capacitor integrator according to claim 1, in which said switching means includes a first transistor switch connected between said signal input terminal and one end of said switched capacitor means and turned on or off by a first clock pulse, a second transistor switch connected between said one end of said switched capacitor means and said first power source terminal and turned on or off by a second clock pulse of which the pulse period does not overlap with that of the first clock pulse, a third transistor switch connected between the other end of said switched capacitor means and said inverting input terminal of said amplifier means and turned on or off by said first clock pulse, and a fourth transistor connected between said other end of said switched capacitor means and said first power source terminal and turned on or off by said second clock pulse.
Priority Claims (1)
Number |
Date |
Country |
Kind |
56-104119 |
Jul 1981 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 394,612, filed July 2, 1982, now abandoned. Copending U.S. patent application Ser. No. 394,613 to Sasaki et al., filed July 2, 1982, is noted for cross-reference purposes.
US Referenced Citations (7)
Foreign Referenced Citations (1)
Number |
Date |
Country |
3018500 |
May 1980 |
DEX |
Non-Patent Literature Citations (2)
Entry |
Gregorian, "Filtering Techniques with Switched-Capacitor Circuits", Microelectronics Journal, vol. 11, No. 2, Apr. 1980, pp. 13-21. |
Bosshart, "A Multiplexed Switched Capacitor Filter Bank", IEEE Journal of Solid-State Circuits, vol. SC-15, No. 6 (Dec. 1980), pp. 939-945. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
394612 |
Jul 1982 |
|