Claims
- 1. A switched capacitor mixer circuit, comprising:
a transconductance element having an input tied to a supply voltage node and an output coupled to a first node, said output further coupled to a second node; a first capacitor tied to said first node; a second capacitor tied to said second node; a first switch coupled to said first capacitor, said first switch further tied to an AC ground node; a second switch coupled to said second capacitor, said second switch further tied to said AC ground node; a third switch tied to said first node, said third switch further tied to a first output node; and a fourth switch tied to said second node, said fourth switch further tied to a second output node.
- 2. The switched capacitor mixer circuit of claim 1, further including:
a fifth switch coupled between the output of said transconductance element and said first node; and a sixth switch coupled between the output of said transconductance element and said second node.
- 3. The switched capacitor mixer circuit of claim 2 wherein said fifth and sixth switches include respective control inputs that are tied to a third node.
- 4. The switched capacitor mixer circuit of claim 3, further including a charge boosting circuit coupled to said third node.
- 5. The switched capacitor mixer circuit of claim 3 wherein said fifth switch includes a transistor having a drain coupled to the output of said transconductance element, a source tied to said first node and a gate tied to said third node.
- 6. The switched capacitor mixer circuit of claim 3 wherein said sixth switch includes a transistor having a drain coupled to the output of said transconductance element, a source tied to said second node and a gate tied to said third node.
- 7. The switched capacitor mixer circuit of claim 1 wherein said transconductance element includes a transistor having a source coupled to said supply voltage node, and a drain coupled to said first and second nodes.
- 8. The switched capacitor mixer circuit of claim 1 wherein said first switch includes a transistor having a drain coupled to said first capacitor, and a source tied to said AC ground node.
- 9. The switched capacitor mixer circuit of claim 1 wherein said second switch includes a transistor having a drain coupled to said second capacitor, and a source tied to said AC ground node.
- 10. The switched capacitor mixer circuit of claim 1 wherein said third switch is a transistor having a drain tied to said first node, a source tied to said first output node and a gate.
- 11. The switched capacitor mixer circuit of claim 1 wherein said fourth switch is a transistor having a drain tied to said second node, a source tied to said second output node and a gate.
- 12. A mixer circuit, comprising:
a first input for receiving a radio frequency signal; a second input for receiving an oscillator frequency signal; an AC ground node; and a sampling circuit coupled to said first and second inputs and said AC ground node and responsive to said oscillator frequency for sampling said radio frequency signal at said AC ground node to create a sampled signal.
- 13. The mixer circuit of claim 12, further including a gated transistor in a signal path of said radio frequency signal.
- 14. The mixer circuit of claim 13, further including a charge boosting circuit coupled to said gated transistor.
- 15. A method for mixing a radio frequency signal, the method comprising:
receiving a radio frequency signal; receiving an oscillator frequency signal; and sampling said radio frequency signal at an AC ground node in response to said oscillator frequency signal to create a sampled signal.
- 16. The method of claim 15, wherein the first-mentioned receiving step includes receiving said radio frequency signal as a differential signal.
- 17. A system for mixing a radio frequency signal, the system comprising:
an amplifier stage for receiving and amplifying a radio frequency signal; a mixer stage having an AC ground node, said mixer stage coupled to said amplifier stage for receiving said amplified radio frequency signal from said amplifier stage; and said mixer stage having an input for receiving an oscillator frequency signal, said mixer stage including sampling circuitry coupled to said mixer input and said AC ground node and responsive to said oscillator frequency signal for sampling said amplified radio frequency signal at said AC ground node to create a sampled signal.
- 18. The system of claim 17, wherein said mixer stage further includes a gated transistor in a signal path of said radio frequency signal.
- 19. The system of claim 18, further including a charge boosting stage for increasing a gate voltage of said gated transistor.
Parent Case Info
[0001] This application claims the priority under 35 U.S.C. § 119(e)(1) of copending U.S. provisional application No. 60/343,303 filed on Dec. 21, 2001, and incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60343303 |
Dec 2001 |
US |