This disclosure relates generally to power converter circuits and more particularly, to the use of a transformer, inverter and rectifier structures and controls for use in power converter circuits.
As is known in the art, power supplies for dc distribution systems, computers, telecommunications and data centers, as well as for transportation, lighting, displays, and medical applications among many other areas require high power density and fast response, provide electrical isolation and operate efficiently. In many cases, there is a desire for efficiency at high conversion ratios and/or over wide operating ranges (of voltages and/or powers). There is also a desire to achieve a high degree of integration, manufacturability and reliability. Traditionally, magnetic converter-based architectures with isolation transformers are widely used, such as forward converters, flyback converters and related architectures. Such architectures are simple, low-cost and easy to control. There is, however, a continued trend to operate power converters at ever increasing switching frequencies and as switching frequencies increase the converter timing required in the aforementioned architectures becomes difficult to satisfy, and the parasitic effects significantly increase the loss.
As is also known, circuits using high-gain transformers or coupled inductors is one approach to building converters in these applications. Circuits incorporating tapped inductors can provide desirable duty ratios and reduces device switching stress. However, the leakage inductance of such tapped inductors can ring with the parasitic capacitance of the switches, limiting its feasibility at high switching frequency. High-frequency-link architectures can reduce or eliminate this ringing problem by absorbing parasitics such as transformer leakage inductance into circuit operation. Such circuits can often also realize soft switching and switch at a higher frequency than conventional hard-switched architectures.
Nevertheless, as desired operating switching frequencies keep increasing, parasitic effects which are sometimes ignored, such as the proximity effect loss and transformer parasitic capacitances, can become very important. Furthermore, requirements that a system achieve high performance over wide operating range makes the system design even more challenging.
In accordance with the concepts, systems, circuits and techniques described herein it has been recognized that new converter architectures and associated controls are required to overcome the aforementioned challenges.
In one aspect, the power conversion circuits and techniques described herein utilize an architecture which incorporates an advanced transformer structure referred to herein as a split-drive transformer (SDT). The SDT structure architecture reduces transformer parasitic effects (e.g. in particular, the effects of parasitic capacitance, although parasitic inductance and resistance characteristics may also exist), and absorbs the transformer parasitics into circuit operation. Reducing, and ideally eliminating, the effect of such transformer parasitic components enables the transformer to operate closer to their ideal transformer characteristics. Moreover, the SDT architecture described herein utilizes the transformer together with a circuit power stage (referred to herein as a power distributor stage) to process the power in multiple voltage domains, and to compress the required operation range of each voltage domain, thus enabling the power converter to work efficiently over wider operation range.
In prior art techniques, the transformer proximity effect and parasitic capacitances set a barrier for increasing the switching frequency of an isolated power converter.
The concepts, circuits, systems and techniques described herein overcome these barriers through use of a system architecture incorporating an advanced transformer structure (e.g. the aforementioned SDT structure) and appropriate inverter and rectifier structures and controls. This approach reduces transformer loss and opens the opportunity of building efficient, isolated power converters capable of operation at switching frequencies which are much higher than that at which conventional designs can operate.
Power converters provided in accordance with the concepts described herein are also capable of operating at higher efficiency and power density than conventional designs.
In one aspect a power conversion circuit includes a distributor and inverter stage coupled to a combiner and rectifier stage through a split drive transformer (SDT) stage which operates to step up/down voltage provided thereto and provide isolation between the distributor and combiner stages. The power distributor and inverter stage has either or both of the following two functions: to receive the overall input power and voltage from a source, condition it and distribute it to multiple paths to interface with the split-drive transformer stage; and/or maintain the variation of its outputs within a narrow range even if its input has relatively variations. This function enables the remainder of the converter to be optimized for a compressed operating range, leading to a higher efficiency of the overall system.
One or more of the following features may be incorporated, individually or in combination and in whole or in part, into various embodiments. In embodiments the power distribution and inverter stage comprises switch and gate drive circuit. In embodiments, the power distribution and inverter stage comprises one or more full or half-bridge switching circuits. In embodiments, the split drive transformer stage receives n ac drive waveforms from the distributor. In embodiments, the split drive transformer stage has an interleaved configuration. In embodiments, the split drive transformer stage is provided having a single-phase balancer configuration (i.e., not an interleaved one) and/or only uses a single phase of the interleaved balancer to synthesize the inverter drive outputs. This would have the advantage of reducing the ac drive amplitudes produced by the inverter cells. In embodiments, the split-drive transformer stage uses magnetic coupling to step up/down the voltage and provide isolation.
In embodiments, the combiner and rectifier stage are provided having parallel coupled outputs. In embodiments, the combiner and rectifier stage are provided having series coupled outputs.
In embodiments, the combiner and rectifier stage are provided having half bridge switching cells. In embodiments, the combiner and rectifier stage are provided having full bridge switching cells
In embodiments, a switched-capacitor SDT converter (SCSDT converter) is provided having a centralized rectifier. In embodiments, the SCSDT converter is provided having a self powered gate drive scheme for one or both of the power distribution and inverter stage and the combiner stage.
In embodiments, the SCSDT converter includes a level selection circuit (LSC) on the distributor side. In embodiments, the SCSDT converter includes a level selection circuit (LSC) on the combiner side. In embodiments, the SCSDT converter includes a level selection circuit (LSC) on both the combiner and distributor sides. In embodiments, the LSC is provided as a shift inductor level selection circuit (SILSC).
In embodiments, the SCSDT power conversion circuit is provided having a single input and selectable output. In embodiments, the SCSDT power conversion circuit is provided having a selectable input and a single output.
In embodiments, the SCSDT power conversion circuit is provided as a unity power factor ac-dc converter. In embodiments, the SCSDT power conversion circuit is provided as a unity power factor ac-dc converter. In embodiments, the SCSDT power conversion circuit is provided as a dc-ac converter.
In embodiments, a switched-capacitor split-drive transformer (SCSDT) power conversion circuit includes a power distributor and inverter stage comprising n inverter and charge transfer cells. In one embodiment the inverter and charge transfer cells comprise decoupling capacitors, charge shuffling capacitors and 4n switches.
In embodiments, each of the n inverter and charge transfer cells comprises one or more decoupling capacitors (CB); 2n-2 charge shuffling capacitors (CS4n switches (Sw).
Features and advantages of the concepts, systems and techniques disclosed herein will be apparent from the following description of the embodiments taken in conjunction with the accompanying drawings in which:
The drawings are not necessarily to scale, or inclusive of all elements of a system, emphasis instead generally being placed upon illustrating the concepts, structures, and techniques sought to be protected herein.
The features and other details of the concepts, systems, circuits and techniques sought to be protected herein will now be more particularly described. It will be understood that any specific embodiments described herein are shown by way of illustration and not as limitations of the disclosure. The principal features of this disclosure can be employed in various embodiments without departing from the scope of the concepts sought to be protected. Embodiments of the present disclosure and associated advantages may also be understood by referring to the drawings, where like numerals are used for like and corresponding parts throughout the various views.
Referring now to
The power distributor (i.e., splitter) and inverter stage 12 has either or both of the following two functions. One function is to receive the overall input power and voltage from a source (e.g. from source/load 18-here shown in phantom since it is not properly a part of the power converter 10), condition it and distribute it to multiple paths to interface with the split-drive transformer stage 14. This includes, for example, taking input at a low frequency (e.g., dc, 60 Hz ac, etc.) and inverting the input into multiple sets of high-frequency ac drive waveforms that can interface with the transformer stage 14. Is should be noted that since converter 10 may operate in either direction, elements 18 and 20 are each indicated as source or loads (i.e. when element 18 is a source, element 20 is a load and vice-versa).
The other function of power distributor and inverter stage 12 is to maintain the variation of its outputs within a narrow range (e.g., voltage range) even if its input has relatively variations. Theoretically the architecture can handle arbitrary wide voltage range (0%-100%). In practical systems, a range of about 25% to about 100% (e.g. about 1:4) can be achieved. This may reflect partial or complete preregulation of the voltages of this stage. This function enables the remainder of the converter to be optimized for a compressed operating range, leading to a higher efficiency of the overall system.
As noted above, SDT stage 14 is provided having a single magnetic flux path and receives a plurality of signals (e.g. preregulated voltage signals) at an input thereof from power distributor and inverter stage 12. SDT stage 14 functions to step up/down the signal level (e.g. voltage level) and electrically isolate the power distributor and inverter 12 from power combiner and rectifier 16 such that variations in a respective one of power distributor and inverter 12 or power combiner 14 do not affect operation and/or performance of the other.
Power combiner and rectifier 16 receives the signals (e.g. voltages) provided thereto from SDT stage 14 and combines the signals into an output provided to a load/source 20 (with load/source 20 being shown in phantom in
Detailed examples of illustrative power distributor and inventor stage 12, SDT stage 14 and power combiner and rectifier stage 16 will be provided herein below.
Referring now to
LSC circuits each perform a level selection function. The SDT architecture splits the full input voltage range into multiple voltage domains. And the operation mode of the LSC circuit is determined by the domain in which the input voltage locates. For example, in the boost type LSC as shown in
It should be appreciated that in some embodiments, power converter 10′ includes both LSC 17a, 17b while in other embodiments power converter 10′ includes only one of LSC 17a, 17b. Whether an input or output LSC is needed depends upon the needs of the particular application. When the application has wide input voltage range (or if it needs to take in and combine multiple input voltages), an input LSC is helpful. When the application has wide output voltage range (or if it needs to supply multiple output voltages), an output LSC will be useful.
Referring now to
Another possible embodiment is to have differential power processing cells as the power distributer/combiner stage. It should, of course, be appreciated that such implementations require multiple magnetic components instead of one. Each of a plurality of divider outputs (here n outputs denoted 24a-24n) may be selectively coupled (e.g. through corresponding ones of switches 26—here n switches 26a-26n) to a corresponding one of a plurality of inverter cells (herein n inverter cells 28a-28n).
Each inverter cell 28a-28n is configured to selectively receive an input voltage at one of n input ports denoted Kx1-Kxn and in response thereto produce an output signal (e.g. an inverted voltage) at a port thereof (e.g. inverted voltages VINV1-VINVn at inverter cell ports denoted KY1-KYn. A balancer is coupled between each inverter cell. In the SC implementation, the power balancer is naturally embedded in the ladder SC circuits. The Cs4 (and other similar “flying capacitors”) function as the power balancer in the SC implementation.
One can also use “flying” inductors as power balancer device, and that is more like a resonant SC circuit or differential power processing circuit.
Referring now to
The selection of the input point can be made to depend upon the input voltage. When the input voltage is high, KXi with larger i is selected to divide the high voltage across more cells. And when the input voltage is low, KXi with smaller i is selected to divide the voltage across fewer cells. As a result, the output voltage variation is reduced. The input voltage range across each potential input is optimally selected. One optimization goal is to reduce (and ideally minimize) the range over which the cell voltages vary. Other optimization goals are also possible. Other optimization goals are, of course, possible. One needs to make tradeoffs to balance the circuit complexity and performance. Theoretically, a circuit structure with more levels can perform better, with a higher complexity.
Each decoupling capacitor (e.g. capacitor CBN) and the four connected switches (e.g. switches 42, 44, 46, 48) form a full-bridge inverter cell providing an ac drive voltage to interface with the split-drive transformer stage. Thus, n ac drive waveforms are provided to the split-drive transformer stage, each of which can be smaller in ac amplitude than would be realized with a single inverter.
It is noted that separate switches and topologies could be used for the voltage balancing function and the inverter function. The ladder SC configuration (all switches and capacitors in
It is also noted that one could use a single-phase balancer configuration (i.e., not an interleaved one), and/or only use a single phase of the interleaved balancer to synthesize the inverter drive outputs (requiring a blocking capacitor in series with each inverter output). This would have the advantage of reducing the ac drive amplitudes produced by the inverter cells and—in some cases—reducing component count.
In addition to the elements to synthesize the ac waveform, each inverter cell may optionally include elements to provide filtering, voltage transformation, and—in some cases—to provide current sharing among the different inverter outputs. These could be impedance elements (e.g., series resonant tank) or two-port networks connecting between the inverter switch outputs and the transformer inputs (e.g., two-port filter networks or immittance converter networks). Placing an immittance converter network at the output of each inverter cell, for example, would ensure that equal voltages developed at the output of the inverter cells would drive equal currents into the transformer stage. Likewise, a series resonant tank could provide frequency shaping of the voltage at the transformer, provide frequency selectivity for control through frequency control, and provide some series impedance to help ensure current balance among the inverter outputs. Note that portions of such networks could be formed from transformer parasitic elements, such as inter-winding capacitances, leakage inductances, etc.
As noted above, the SDT stage operates to step up/down voltage provided thereto and provide isolation. In one embodiment, the split-drive transformer stage uses magnetic coupling to step up/down the voltage and provide isolation. In conventional single drive transformer structures, as shown in
Referring now to
Referring now to
It should be appreciated that rather than having a single primary winding and a single secondary winding as in conventional approach, the SDT structure described herein has a plurality n primary-secondary winding sets, with the primary of each winding set driven by one of the n inverter outputs of the power distributor and inverter stage. Each winding set provides identical turns ratio, and together they link a single dominant magnetic flux path. As illustrated in
Moreover, the split-drive transformer stage may be structured with the different winding sets (e.g., one for each drive input) interleaved. This can significantly reduce proximity effect loss in the transformer. The proximity effect can be significantly reduced by appropriately interleaving the windings. It should be appreciated that it is possible to interleave in a variety of different ways. In many applications, winding resistance and leakage inductance are the main considerations in selecting an interleaving techniques and structures. In some applications, thermal and mechanical constraints may also have a substantial impact in selecting an interleaving techniques and structures. Other factors, may also be considered.
Referring now to
Referring now to
Referring to
Alternatively, if the output voltage is high, series connected output rectifier structure as shown in
One function of the power combiner and rectifier stage is to rectify the individual (high-frequency) outputs of the split-drive transformer stage. One may individually rectify the outputs of each of the transformer winding sets and combine their outputs at dc (in series, parallel, or with some other combination). Alternatively, the ac outputs of the transformer stage may be combined and rectified together with a single rectifier structure.
The power combiner stage may also include other elements before the one or more rectifiers. Cascaded with the secondary winding of each transformer winding set, one may optionally include elements to provide filtering, voltage transformation, and—in some cases—to provide current sharing among the different transformer secondaries. These could be impedance elements (e.g., series resonant tank) or two-port networks connecting between the secondary winding outputs and the input(s) to the rectifier(s), such as, two-port filter networks or immittance converter networks. Placing an immittance converter network at the output of each transformer secondary, for example, would ensure that equal voltages developed at the output of the inverter cells would drive equal currents into the transformer stage. Likewise, a series resonant tank could provide frequency shaping of the voltage at the transformer, provide frequency selectivity for control through frequency control, and provide some series impedance to help ensure current balance among the transformer secondaries. Note that portions of such networks could be formed from transformer parasitic elements, such as interwinding capacitances, leakage inductances, etc.
Referring now to
The power distributor has four full-bridge cells and two input options. When 36V<Vin<48V, Kx1 is selected as the input; and when 48V<Vin<72V, Kx2 is selected as the input. Under this setup, the operating range of each full-bridge cell is between 12V˜18V, smaller than the range between 9V˜18V if Kx2 is always used as the input.
Referring now to
Referring now to
Referring now to
The voltage regulation of the proposed converter architecture can be implemented in multiple ways, depending upon the selected impedance controlling component. For example, if the impedance controlling component is an inductor (e.g., using the primary-to-secondary leakages of the individual winding sets as impedances for power control), the net power flow through the converter can be controlled in a manner similar to a dual-active-bridge (DAB) converter with phase-shift control. If an additional series capacitor is provided, such impedances could be used to form a set of series resonant tanks, and the net power flow in the converter could be controlled in a manner similar to that of a series-resonant converter combining frequency control and phase shift control. Both the DAB and the series resonant converter enable ZVS of all the switches.
After reading the broad concepts disclosed herein, one of ordinary skill in the art will appreciate that there are many extensions of the proposed SDC architecture, allowing tradeoffs to be made. Several examples are presented here as conceptual introductions.
One alternate implementation of the SCSDT power conversion architecture is described below in conjunction with
Referring now to
It should be noted that, in general, the architecture illustrated in
Referring now to
The power distributor and inverter and power combiner and rectifier stages may be implemented with other topologies. Half bridge inverters and half-bridge rectifiers may also be utilized in this architecture, for example, as illustrated in
Referring now to
Referring now to
Referring now to
Referring now to
A pair of dc blocking elements, here illustrated as capacitors C3, C4, are coupled between the power splitter and inverter and a first side of a split drive transformer. The dc blocking capacitors C3, C4 are selected having capacitance values to prevent the transformer from saturation.
In this illustrative embodiment, the split drive transformer is provided having two primary windings and two secondary windings. The primary to secondary transformer turns ratio is n1:n2 (T1, T2). A centralized full bridge rectifier provided from switching elements (here, illustrated as transistors Q7, Q8, Q9, Q10) is coupled between a second side of the split drive transformer and a load R1.
In operation, transistors Q3, Q4 are operated as a half bridge with a 50% duty ratio. Transistors Q5, Q6 are operated as a half bridge with a 50% duty ratio. The voltages of C1, C2 and C5 are equal to each other. As a result, V2=2×V1.
It should be appreciated that in this illustrative embodiment, the input voltage Vin should be larger than V1 and smaller than V2, V1<Vin<V2. Transistors Q1 and Q2 are controlled such that V1 and V2 are regulated to desired voltages.
It should be appreciated that voltage V1 should preferably be regulated to a value corresponding to approximately 2Vout*n1/n2 and voltage V2 should preferably be regulated to be a value corresponding approximately to 4Vout*n1/n2.
Transistors Q7-Q10 are controlled to operate as a synchronous rectifier and they can be phase shifted with transistors Q3-Q6 to provide voltage regulation and soft-switching.
Referring now to
In this circuit, input voltage Vin can be any value between GND and voltage value V2. When the value of input voltage Vin is between a reference potential corresponding to ground (for example) and a voltage value V1 (i.e. GND<Vin<V1), transistor Q1 is kept on, transistor Q2 is kept off, and transistors Q11 and Q12 are controlled such that voltage V1 is regulated to desired values. When the value of input voltage Vin is between a reference potential corresponding to a voltage value V1 (for example) and a voltage value V2 (i.e. V1<Vin<V2), transistor Q11 is kept off, transistor Q12 is kept on, and transistors Q1 and Q2 are controlled such that voltage values V1 and V2 are regulated to desired values. Other components of the variable-input fixed-output two-voltage-domain switched-capacitor split-drive-transformer power converter of
Referring now to
Having described preferred embodiments, which serve to illustrate various concepts, structures and techniques, which are the subject of this patent, it will now become apparent to those of ordinary skill in the art that other embodiments incorporating these concepts, structures and techniques may be used. Accordingly, it is submitted that that scope of the patent should not be limited to the described embodiments but rather should be limited only by the spirit and scope of the following claims.
This application is a U.S. National Stage of PCT application PCT/US2014/062859 filed in the English language on Oct. 29, 2014, and entitled “SWITCHED-CAPACITOR SPLIT DRIVE TRANSFORMER POWER CONVERSION CIRCUIT,” which claims the benefit under 35 U.S.C. §119 of provisional application No. 61/896,702 filed Oct. 29, 2013, which application is hereby incorporated herein by reference in its entirety.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/US2014/062859 | 10/29/2014 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2015/069516 | 5/14/2015 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
3370215 | Light, Jr. | Feb 1968 | A |
3745437 | Brown | Jul 1973 | A |
3818360 | Boutmy et al. | Jun 1974 | A |
4214174 | Dickson | Jul 1980 | A |
4513364 | Nilssen | Apr 1985 | A |
4812961 | Essaff et al. | Mar 1989 | A |
4903181 | Seidel | Feb 1990 | A |
5057986 | Henze et al. | Oct 1991 | A |
5119283 | Steigerwald et al. | Jun 1992 | A |
5132606 | Herbert | Jul 1992 | A |
5159539 | Koyama | Oct 1992 | A |
5198970 | Kawabata et al. | Mar 1993 | A |
5268832 | Kandatsu | Dec 1993 | A |
5301097 | McDaniel | Apr 1994 | A |
5331303 | Shiota | Jul 1994 | A |
5402329 | Wittenbreder, Jr. | Mar 1995 | A |
5461297 | Crawford | Oct 1995 | A |
5557193 | Kajimoto | Sep 1996 | A |
5561597 | Limpaecher | Oct 1996 | A |
5661348 | Brown | Aug 1997 | A |
5717581 | Canclini | Feb 1998 | A |
5737201 | Meynard et al. | Apr 1998 | A |
5744988 | Condon et al. | Apr 1998 | A |
5761058 | Kanda et al. | Jun 1998 | A |
5793626 | Jiang | Aug 1998 | A |
5801987 | Dinh | Sep 1998 | A |
5812017 | Golla et al. | Sep 1998 | A |
5831846 | Jiang | Nov 1998 | A |
5886888 | Akamatsu | Mar 1999 | A |
5892395 | Stengel et al. | Apr 1999 | A |
5907484 | Kowshik et al. | May 1999 | A |
5956243 | Mao | Sep 1999 | A |
5959565 | Taniuchi et al. | Sep 1999 | A |
5978283 | Hsu et al. | Nov 1999 | A |
5982645 | Levran et al. | Nov 1999 | A |
6084789 | Van Lieshout | Jul 2000 | A |
6107864 | Fukushima et al. | Aug 2000 | A |
6133788 | Dent | Oct 2000 | A |
6140807 | Vannatta et al. | Oct 2000 | A |
6154380 | Assow et al. | Nov 2000 | A |
6157253 | Sigmon et al. | Dec 2000 | A |
6178102 | Stanley | Jan 2001 | B1 |
6198645 | Kotowski et al. | Mar 2001 | B1 |
6255906 | Eidson et al. | Jul 2001 | B1 |
6256214 | Farrington et al. | Jul 2001 | B1 |
6275018 | Telefus et al. | Aug 2001 | B1 |
6327462 | Loke et al. | Dec 2001 | B1 |
6339538 | Handleman | Jan 2002 | B1 |
6353547 | Jang | Mar 2002 | B1 |
6377117 | Oskowsky et al. | Apr 2002 | B2 |
6396341 | Pehlke | May 2002 | B1 |
6476666 | Palusa et al. | Nov 2002 | B1 |
6486728 | Kleveland | Nov 2002 | B2 |
6501325 | Meng | Dec 2002 | B1 |
6504422 | Rader et al. | Jan 2003 | B1 |
6507503 | Norrga | Jan 2003 | B2 |
6515612 | Abel | Feb 2003 | B1 |
6563235 | McIntyre et al. | May 2003 | B1 |
6573760 | Gabara | Jun 2003 | B1 |
6597593 | Cruz et al. | Jul 2003 | B1 |
6650552 | Takagi | Nov 2003 | B2 |
6700803 | Krein | Mar 2004 | B2 |
6738277 | Odell | May 2004 | B2 |
6738432 | Pehlke et al. | May 2004 | B2 |
6759766 | Hiratsuka et al. | Jul 2004 | B2 |
6927441 | Pappalardo et al. | Aug 2005 | B2 |
6934167 | Jang et al. | Aug 2005 | B2 |
6980181 | Sudo | Dec 2005 | B2 |
7042742 | Lin | May 2006 | B2 |
7072195 | Xu | Jul 2006 | B2 |
7091778 | Gan et al. | Aug 2006 | B2 |
7103114 | Lapierre | Sep 2006 | B1 |
7135847 | Taurand | Nov 2006 | B2 |
7145382 | Ker et al. | Dec 2006 | B2 |
7157956 | Wei | Jan 2007 | B2 |
7161816 | Shteynberg et al. | Jan 2007 | B2 |
7190210 | Azrai et al. | May 2007 | B2 |
7224062 | Hsu | May 2007 | B2 |
7236542 | Matero | Jun 2007 | B2 |
7239194 | Azrai et al. | Jul 2007 | B2 |
7250810 | Tsen et al. | Jul 2007 | B1 |
7269036 | Deng et al. | Sep 2007 | B2 |
7330070 | Vaisanen | Feb 2008 | B2 |
7362251 | Jensen et al. | Apr 2008 | B2 |
7375992 | Mok et al. | May 2008 | B2 |
7382113 | Wai et al. | Jun 2008 | B2 |
7382634 | Buchmann | Jun 2008 | B2 |
7408330 | Zhao | Aug 2008 | B2 |
7443705 | Ito | Oct 2008 | B2 |
7511978 | Chen et al. | Mar 2009 | B2 |
7521914 | Dickerson et al. | Apr 2009 | B2 |
7535133 | Perreault et al. | May 2009 | B2 |
7589605 | Perreault et al. | Sep 2009 | B2 |
7595682 | Lin et al. | Sep 2009 | B2 |
7596002 | Teichmann | Sep 2009 | B2 |
7616467 | Mallwitz | Nov 2009 | B2 |
7622984 | Lesso et al. | Nov 2009 | B2 |
7633778 | Mok et al. | Dec 2009 | B2 |
7696735 | Oraw et al. | Apr 2010 | B2 |
7705681 | Ilkov | Apr 2010 | B2 |
7724551 | Yanagida et al. | May 2010 | B2 |
7768800 | Mazumduer et al. | Aug 2010 | B2 |
7777459 | Williams | Aug 2010 | B2 |
7782027 | Williams | Aug 2010 | B2 |
7786712 | Williams | Aug 2010 | B2 |
7807499 | Nishizawa | Oct 2010 | B2 |
7812579 | Williams | Oct 2010 | B2 |
7889519 | Perreault et al. | Feb 2011 | B2 |
7907429 | Ramadass et al. | Mar 2011 | B2 |
7907430 | Kularatna et al. | Mar 2011 | B2 |
7928705 | Hooijschuur et al. | Apr 2011 | B2 |
7940038 | Da Silva et al. | May 2011 | B2 |
7948221 | Watanabe et al. | May 2011 | B2 |
7956572 | Zane et al. | Jun 2011 | B2 |
7977921 | Bahai et al. | Jul 2011 | B2 |
7990742 | Lesso | Aug 2011 | B2 |
7999601 | Schlueter et al. | Aug 2011 | B2 |
8000117 | Petricek | Aug 2011 | B2 |
8018216 | Kakehi | Sep 2011 | B2 |
8026763 | Dawson et al. | Sep 2011 | B2 |
8040174 | Likhterov | Oct 2011 | B2 |
8048766 | Joly et al. | Nov 2011 | B2 |
8085524 | Roozeboom et al. | Dec 2011 | B2 |
8111054 | Yen et al. | Feb 2012 | B2 |
8130518 | Fishman | Mar 2012 | B2 |
8159091 | Yeates | Apr 2012 | B2 |
8164384 | Dawson et al. | Apr 2012 | B2 |
8169797 | Coccia et al. | May 2012 | B2 |
8193604 | Lin et al. | Jun 2012 | B2 |
8212541 | Perreault | Jul 2012 | B2 |
8276002 | Dennard et al. | Sep 2012 | B2 |
8339184 | Kok et al. | Dec 2012 | B2 |
8350549 | Kitabatake | Jan 2013 | B2 |
8384467 | O'Keeffe et al. | Feb 2013 | B1 |
8395914 | Klootwijk et al. | Mar 2013 | B2 |
8427851 | Lesso | Apr 2013 | B2 |
8451053 | Perreault et al. | May 2013 | B2 |
8456874 | Singer et al. | Jun 2013 | B2 |
8503203 | Szczeszynski et al. | Aug 2013 | B1 |
8643347 | Perreault et al. | Feb 2014 | B2 |
8659353 | Dawson et al. | Feb 2014 | B2 |
8699248 | Perreault et al. | Apr 2014 | B2 |
8718188 | Balteanu et al. | May 2014 | B2 |
8729819 | Zhao et al. | May 2014 | B2 |
8824978 | Briffa et al. | Sep 2014 | B2 |
8829993 | Briffa et al. | Sep 2014 | B2 |
8830709 | Perreault et al. | Sep 2014 | B2 |
8830710 | Perreault et al. | Sep 2014 | B2 |
8860396 | Giuliano | Oct 2014 | B2 |
8957727 | Dawson et al. | Feb 2015 | B2 |
9020453 | Briffa et al. | Apr 2015 | B2 |
9048727 | Giuliano et al. | Jun 2015 | B2 |
9054576 | Kang et al. | Jun 2015 | B2 |
9141832 | Perreault et al. | Sep 2015 | B2 |
9160287 | Briffa et al. | Oct 2015 | B2 |
9166536 | Briffa et al. | Oct 2015 | B2 |
9172336 | Briffa et al. | Oct 2015 | B2 |
9236794 | Lesso | Jan 2016 | B2 |
9490752 | Briffa et al. | Nov 2016 | B2 |
9531291 | Perreault | Dec 2016 | B2 |
20030086282 | Zeng | May 2003 | A1 |
20030169096 | Hsu et al. | Sep 2003 | A1 |
20030227280 | Vinciarelli | Dec 2003 | A1 |
20040041620 | D'Angelo et al. | Mar 2004 | A1 |
20040125618 | DeRooij et al. | Jul 2004 | A1 |
20040170030 | Duerbaum et al. | Sep 2004 | A1 |
20040222775 | Muramatsu et al. | Nov 2004 | A1 |
20040264215 | Ambo | Dec 2004 | A1 |
20050007184 | Kamijo | Jan 2005 | A1 |
20050088865 | Lopez et al. | Apr 2005 | A1 |
20050162144 | Kernahan | Jul 2005 | A1 |
20050207133 | Pavier et al. | Sep 2005 | A1 |
20050213267 | Azrai et al. | Sep 2005 | A1 |
20050286278 | Perreault et al. | Dec 2005 | A1 |
20060022660 | Itoh | Feb 2006 | A1 |
20060152947 | Baker | Jul 2006 | A1 |
20070035977 | Odell | Feb 2007 | A1 |
20070066224 | d'Hont et al. | Mar 2007 | A1 |
20070066250 | Takahashi et al. | Mar 2007 | A1 |
20070069818 | Bhatti et al. | Mar 2007 | A1 |
20070091655 | Oyama et al. | Apr 2007 | A1 |
20070123184 | Nesimoglu et al. | May 2007 | A1 |
20070146020 | Williams | Jun 2007 | A1 |
20070146090 | Carey et al. | Jun 2007 | A1 |
20070159257 | Lee et al. | Jul 2007 | A1 |
20070210774 | Kimura et al. | Sep 2007 | A1 |
20070230221 | Lim et al. | Oct 2007 | A1 |
20070247222 | Sorrells et al. | Oct 2007 | A1 |
20070247253 | Carey et al. | Oct 2007 | A1 |
20070281635 | McCallister et al. | Dec 2007 | A1 |
20070290747 | Traylor et al. | Dec 2007 | A1 |
20070291718 | Chan et al. | Dec 2007 | A1 |
20070296383 | Xu et al. | Dec 2007 | A1 |
20080001660 | Rasmussen | Jan 2008 | A1 |
20080003960 | Zolfaghari | Jan 2008 | A1 |
20080003962 | Ngai | Jan 2008 | A1 |
20080007333 | Lee et al. | Jan 2008 | A1 |
20080012637 | Aridas et al. | Jan 2008 | A1 |
20080013236 | Weng | Jan 2008 | A1 |
20080019459 | Chen et al. | Jan 2008 | A1 |
20080031023 | Kitagawa et al. | Feb 2008 | A1 |
20080032473 | Bocek et al. | Feb 2008 | A1 |
20080062724 | Feng et al. | Mar 2008 | A1 |
20080150621 | Lesso et al. | Jun 2008 | A1 |
20080157732 | Williams | Jul 2008 | A1 |
20080157733 | Williams | Jul 2008 | A1 |
20080158915 | Williams | Jul 2008 | A1 |
20080239772 | Oraw et al. | Oct 2008 | A1 |
20080265586 | Like et al. | Oct 2008 | A1 |
20090002066 | Lee et al. | Jan 2009 | A1 |
20090059630 | Williams | Mar 2009 | A1 |
20090072800 | Ramadass et al. | Mar 2009 | A1 |
20090102439 | Williams | Apr 2009 | A1 |
20090147554 | Adest et al. | Jun 2009 | A1 |
20090196082 | Mazumder et al. | Aug 2009 | A1 |
20090257211 | Kontani et al. | Oct 2009 | A1 |
20090273955 | Tseng et al. | Nov 2009 | A1 |
20090278520 | Perreault et al. | Nov 2009 | A1 |
20090302686 | Fishman | Dec 2009 | A1 |
20090303753 | Fu et al. | Dec 2009 | A1 |
20090323380 | Harrison | Dec 2009 | A1 |
20100073084 | Hur et al. | Mar 2010 | A1 |
20100085786 | Chiu et al. | Apr 2010 | A1 |
20100110741 | Lin et al. | May 2010 | A1 |
20100117612 | Klootwijk et al. | May 2010 | A1 |
20100120384 | Pennec | May 2010 | A1 |
20100126550 | Foss | May 2010 | A1 |
20100140736 | Lin et al. | Jun 2010 | A1 |
20100142239 | Hopper | Jun 2010 | A1 |
20100201441 | Gustavsson | Aug 2010 | A1 |
20100202161 | Sims et al. | Aug 2010 | A1 |
20100214746 | Lotfi et al. | Aug 2010 | A1 |
20100244189 | Klootwijk et al. | Sep 2010 | A1 |
20100244585 | Tan et al. | Sep 2010 | A1 |
20100308751 | Nerone | Dec 2010 | A1 |
20110001542 | Ranta et al. | Jan 2011 | A1 |
20110026281 | Chapman et al. | Feb 2011 | A1 |
20110090038 | Perchlik | Apr 2011 | A1 |
20110101938 | Ma et al. | May 2011 | A1 |
20110148518 | Lejon et al. | Jun 2011 | A1 |
20110163414 | Lin et al. | Jul 2011 | A1 |
20110193515 | Wu et al. | Aug 2011 | A1 |
20110221346 | Lee et al. | Sep 2011 | A1 |
20110221398 | Ferber, Jr. | Sep 2011 | A1 |
20110273020 | Balachandreswaran et al. | Nov 2011 | A1 |
20120043818 | Stratakos et al. | Feb 2012 | A1 |
20120119676 | Yao | May 2012 | A1 |
20120146177 | Choi et al. | Jun 2012 | A1 |
20120153907 | Carobolante et al. | Jun 2012 | A1 |
20120218797 | Li et al. | Aug 2012 | A1 |
20130049714 | Chiu | Feb 2013 | A1 |
20130094157 | Giuliano | Apr 2013 | A1 |
20130154600 | Giuliano | Jun 2013 | A1 |
20140112026 | Pan | Apr 2014 | A1 |
20140153303 | Potharaju | Jun 2014 | A1 |
20140167513 | Chang et al. | Jun 2014 | A1 |
20140226377 | Goetz et al. | Aug 2014 | A1 |
20140306648 | Le et al. | Oct 2014 | A1 |
20140306673 | Le et al. | Oct 2014 | A1 |
20140313781 | Perreault et al. | Oct 2014 | A1 |
20140339918 | Perreault et al. | Nov 2014 | A1 |
20140346962 | Sanders et al. | Nov 2014 | A1 |
20140355322 | Perreault et al. | Dec 2014 | A1 |
20150022173 | Le et al. | Jan 2015 | A1 |
20150023063 | Perreault et al. | Jan 2015 | A1 |
20150029761 | Trinh | Jan 2015 | A1 |
20150035453 | Seki | Feb 2015 | A1 |
20150084701 | Perreault | Mar 2015 | A1 |
20150097538 | Le et al. | Apr 2015 | A1 |
20150155895 | Perreault et al. | Jun 2015 | A1 |
20150171768 | Perreault | Jun 2015 | A1 |
20150188448 | Perreault et al. | Jul 2015 | A1 |
20150194940 | Briffa et al. | Jul 2015 | A1 |
20150280553 | Giuliano et al. | Oct 2015 | A1 |
20150295497 | Perreault et al. | Oct 2015 | A1 |
20150357912 | Perreault et al. | Dec 2015 | A1 |
20150365052 | Barton et al. | Dec 2015 | A1 |
20150372646 | Briffa et al. | Dec 2015 | A1 |
20160006365 | Perreault et al. | Jan 2016 | A1 |
Number | Date | Country |
---|---|---|
103 58 299 | Jul 2005 | DE |
0 513 920 | Nov 1992 | EP |
1 750 366 | Feb 2007 | EP |
1 750 366 | Feb 2007 | EP |
H10327573 | Dec 1998 | JP |
H11235053 | Aug 1999 | JP |
2002-62858 | Feb 2002 | JP |
2010045943 | Feb 2010 | JP |
2010-74930 | Apr 2010 | JP |
2012-65434 | Mar 2012 | JP |
WO 2006093600 | Sep 2006 | WO |
WO 2007136919 | Nov 2007 | WO |
WO 2007136919 | Nov 2007 | WO |
WO 2009112900 | Sep 2009 | WO |
WO 2012151466 | Nov 2012 | WO |
WO 2013059446 | Apr 2013 | WO |
WO 2013096416 | Jun 2013 | WO |
WO2013086445 | Jun 2013 | WO |
WO 2013134573 | Sep 2013 | WO |
WO 2014070998 | May 2014 | WO |
Entry |
---|
International Preliminary Report on Patentability dated May 12, 2016 for PCT Application No. PCT/US2014/062859; 9 pages. |
U.S. Appl. No. 15/149,491, filed May 9, 2016, Perreault, et al. |
Non-Final Office Action dated Oct. 3. 2016; for U.S. Appl. No. 14/758,033; 28 pages. |
U.S. Appl. No. 15/290,402, filed Oct. 11, 2016, Perreault, et al. |
U.S. Appl. No. 15/287,068, filed Oct. 6, 2016, Briffa, et al. |
U.S. Appl. No. 15/354,170, filed Nov. 17, 2016, Briffa, et al. |
U.S. Appl. No. 15/398,172, filed Jan. 4, 2017, Inam, et al. |
Han, et al.; “A New Approach to Reducing Output Ripple in Switched-Capacitor-Based Step-Down DC-DC Converters:” IEEE Transactions on Power Electronics; vol. 21; No. 6; Nov. 2006; 8 pages. |
Lei, et al.; “Analysis of Switched-Capacitor DC-DC Converters in Soft-Charging Operation;” 14th IEEE Workshop on Control and Modelling for Power Electronics; Jun. 23, 2013; 7 pages. |
Linear Technology Data Sheet for Part LTC3402; “2A, 3MHz Micropower Synchronous Boost Converter;” 2000; 16 pages. |
Makowski, et al; “Performance Limits of Switched-Capacitor DC-DC Converters;” IEEE PESC'95; 26th Annual Power Electronics Specialists Conference; vol. 2; Jul. 1995; 7 pages. |
Meynard, et al.; “Multi-Level Conversion: High Voltage Choppers and Voltage-Source Inverters;” 23rd Annual IEEE Power Electronics Specialists Conference; Jan. 1992; 7 pages. |
Middlebrook; “Trannsformerless DC-to-DC Converters with Large Conversion Ratios;” IEEE Transactions on Power Electronics: vol. 3; No. 4: Oct. 1988; 5 pages. |
Ng; “Switched Capacitor DC-DC Converter: Superior Where the Buck Converter Has Dominated;” PhD Thesis, UC Berkeley; Aug. 17, 2011; 138 pages. |
Pilawa-Podgurski, et al.; “Merged Two-Stage Power Converter Architecture with Soft Charging Switched-Capacitor Energy Transfer;” 2008 IEEE Power Electronics Specialists Conference; Jun. 15-19, 2008; 8 pages. |
Texas Instruments Data Sheet for Part TPS54310; “3-V to 6-V Input, 3-A Output Synchronous-Buck PWM Switcher with Integrated FETs (SWIFT);” dated Jan. 2005; 19 pages. |
Umeno, et al.; “A New Approach to Low Ripple-Noise Switching Converters on the Basis of Switched-Capacitor Converters;” IEEE International Symposium on Circuits and Systems; Jun. 11-14, 1991; 4 pages. |
U.S. Appl. No. 14/974,563, filed Dec. 18, 2015, Perreault, et al. |
U.S. Appl. No. 14/975,472, filed Dec. 19, 2015, Perreault, et al. |
Casey, et al.; “Issues Regarding the Capacitance of 1-10 MHz Transformers;” Applied Power Electronics Conference and Exposition; APEC 88; Third Annual IEEE; Feb. 1-5, 1988; pp. 352-359; 8 pages. |
Costinett, et al.; “Design and Control for High Efficiency in High Step-Down Dual Active Bridge Converters Operating at High Switching Frequency;” IEEE Transactions on Power Electronics; vol. 28; No. 8; Aug. 2013; pp. 3931-3940; 10 pages. |
Goldberg, et al.; “Issues Related to 1-10-MHz Transformer Design;” IEEE Transactions on Power Electronics; vol. 4; No. 1; Jan. 1989; pp. 113-123; 11 pages. |
Goldberg; “The Relationship Between Size and Power Dissipation in a 1-10 MHz Transformer;” Power Electronics Specialists Conference, 89; 20th Annual IEEE; Jun. 26-29, 1989; pp. 625-634; 10 pages. |
Gu, et al.; “A Study of Volume and Weight vs. Frequency for High-Frequency Transformers;” Power Electronics Specialists Conference 1993; PESC 93; 24th Annual IEEE; Jun. 20-24, 1993; pp. 1123-1129; 7 pages. |
Gu, et al.; “Hybrid Transformer ZVS/ZCS DC-DC Converter for Photovoltaic Microinverters;” Applied Power Electronics Conference and Exposition; APEC, 2013 Twenty-Eighth Annual IEEE; Mar. 17-21, 2013; pp. 16-22; 7 pages. |
Han, et al.; “Evaluation of Magnetic Materials for Very High Frequency Power Applications;” IEEE Power Electronics Specialists Conference; Jun. 2008; pp. 4270-4276; 8 pages. |
Kheraluwala, et al.; “Performance Characterization of a High-Power Dual Active Bridge dc-to-dc Converter;” IEEE Transactions on Industry Applications; vol. 28, No. 6; Nov./Dec. 1992; pp. 1294-1301; 8 pages. |
Pascual, et al.; “Switched Capacitor System for Automatic Series Battery Equalization;” Applied Power Electronics Conference and Exposition, 1997; APEC 97; Conference Proceedings; Twelfth Annual; Feb. 23-27, 1997; vol. 2; pp. 848-854; 7 pages. |
Schlecht, et al.; “Active Power Factor Correction for Switching Power Supplies;” IEEE Transactions on Power Electronics; vol. PE-2; No. 4; Oct. 1987; pp. 273-281; 9 pages. |
Severns, et al.; “Modern DC-to-DC Switchmode Power Converter Circuits;” Bloom Associates, Inc.; Chapter 9; pp. 199-211; 14 pages. |
Trubitsyn, et al.; “High-Efficiency Inverter for Photovoltaic Applications” 2010 IEEE Energy Conversion Congress and Exposition; Sep. 2010; pp. 2203-2010; 8 pages. |
Vorpérian; Synthesis of Medium Voltage dc-to-dc Converters from Low-Voltage, High-Frequency PWM Switching Converters; IEEE Transactions on Power Electronics; vol. 22; No. 5; Sep. 5, 2007; pp. 1619-1635; 17 pages. |
Wei, et al.; “Comparison of Three Topology Candidates for 12V VRM;” Applied Power Electronics Conference and Exposition, 2001; APEC 2001; Sixteen Annual IEEE; vol. 1; Mar. 2001; pp. 245-251; 7 pages. |
PCT Search Report & Written Opinion of the ISA for Appl. No. PCT/US14/62859 dated Jan. 22, 2015; 12 pages. |
U.S. Appl. No. 14/920,031, filed Oct. 22, 2015, Briffa, et al. |
U.S. Appl. No. 14/968,045, filed Dec. 14, 2015, Perreault, et al. |
Han, et al.; Analysis and Design of High Efficiency Matching Networks; IEEE Transactions on Power Electronics; vol. 21; No. 5, Sep. 2006; pp. 1484-1491. |
Li, et al.; “Switched-Capacitor Step-Down Rectifier for Low-Voltage Power Conversion;” IEEE Applied Power Electronics Conference and Exposition (APEC); Mar. 17-21, 2013; pp. 1884-1891. |
Perreault, et al.; “Power Delivery and Conversion for Microprocessors;” Semiconductor Research Corporation; FCRP; e-workshop; Jul. 19, 2012; 45 pages. |
Perreault, et al.; IFC Biannual Review; Aug. 18, 2011; 19 pages. |
Rodriguez, et al.; “A Multilevel Inverter Topology for Inductively-Coupled Power Transfer;” IEEE, Applied Power Electronics Conference and Exposition, 2003 (APEC); vol. 2; Feb. 9-13, 2003; pp. 118-1126. |
Yao, et al.; “Microfabricated V-Groove Power Inductors Using Multilayer Co—Zr—O Thin Films for Very-High-Frequency DC-DC Converters;” Energy Conversion Congress and Exposition (ECCE); Sep. 17-22, 2011; pp. 1845-1852. |
Chang et al.; “A Systems Approach to Photovoltaic Energy Extraction;” 27th Annual IEEE Applied Power Electronics Conference and Exposition; Feb. 5-9, 2012; 18 pages. |
Pease; “What's All This Common-Centroid Stuff, Anyhow?;” Electronic Design; Oct. 1, 1996; 4 pages. |
Alspach; “Solar Power Inverter Manufacturers Get Day in Sun;” Boston Business Journal; Oct. 29, 2010; 1 page. |
Denning; “Solar Market Is Risking Sunstroke;” Wall Street Journal; Dec. 11-12, 2010, 1 page. |
Pierquet, et al.; “A Single-Phase Photovoltaic Inverter Topology with a Series-Connected Power Buffer;” (ECCE), IEEE, Sep. 2010, pp. 1-9. |
Trubitsyn, et al.; High-Efficiency Inverter for Photovoltaic Applications; (ECCE), IEEE, Sep. 2010, pp. 1-9. |
Bush, et al.; “A Single-Phase Current Source Solar Inverter with Reduced-Size DC Link;” Energy Conversion Congress and Exposition; IEEE; Sep. 20, 2009; 6 Pages. |
Krein, et al.; “Cost-Effective Hundred-Year Life for Single-Phase Inverters and Rectifiers in Solar and LED Lighting Applications Based on Minimum Capacitance Requirements and a Ripple Power Port;” Applied Power Electronics Conference and Exposition; IEEE; Feb. 15, 2009; 6 Pages. |
Li; “A Review of the Single Phase Photovoltaic Module Integrated Converter Topologies With Three Different DC Link Configurations;” IEEE Transactions on Power Electronics; vol. 23; No. 3; May 2008; 14 Pages. |
Ozpineci, et al.; “Cycloconverters;” An on-line tutorial for the IEEE Power Electronics Society; http://pels.org/Comm/Education/Tutorials/tutorials.htm; 2001; 17 Pages. |
Xuejun Zhang, et al., “Analysis of Power Recycling Techniques for RF and Microwave Outphasing Power Amplifiers”, IEEE Transactions on Circuits and Systems—II: Analog and Digital Signal Porcessing, vol. 49, No. 5, May 2002, 9 Pages. |
Sungwon Chung, et al., “Asymmetric Multilevel Outphasing Architecture for Multi-Standard Transmitters”, 2009 IEEE Radio Frequency Integrated Circuits Symposium, 4 Pages. |
D. Diaz, et al., “Comparison of Two Different Cell Topologies for a Multilevel Power Supply to Achieve High Efficiency Envelope Amplifier”, IEEE , 2009, 6 Pages. |
M. Rodriguez, et al., “Multilevel Converter for Envelope Tracking in RF Power Amplifiers”, IEEE, 2009, 8 Pages. |
Yuan-Jyue Chen, et al., “Multilevel LINC System Design for Wireless Transmitters”, IEEE, 2007, 4 Pages. |
Jinsung Choi, et al., “A ΔΣ-Digitized Polar RF Transmitter”, IEEE Transactions on Microwave Theory and Techniques, vol. 55, No. 12, Dec. 2007, 12 Pages. |
Kai-Yuan Jheng, et. al., “Multilevel LINC System Design for Power Efficiency Enhancement”, IEEE, 2007, 4 Pages. |
Kevin Tom, et al., “Load-Pull Analysis of Outphasing Class-E Power Amplifier”, The 2nd International Conference on Wireless Broadband and Ultra Wideband Communications (AusWireless 2007), IEEE, 2007, 4 Pages. |
Yehui Han, et al., “Resistance Compression Networks for Radio-Frequency Power Conversion”, IEEE Transactions on Power Electronics, vol. 22, No. 1, Jan. 2007, 13 Pages. |
Surya Musunuri, et al., “Improvement of Light-Load Efficiency Using Width-Switching Scheme for CMOS Transistors”, IEEE Power Electronics Letters, vol. 3, No. 3, Sep. 2005, 6 Pages. |
Frederick H. Raab, et al., “RF and Microwave Power Amplifier and Transmitter Technologies—Part 3”, Sep. 2003, High Frequency Electronics, Summit Technical Media, LLC., 9 Pages. |
Petri Eloranta, et al., “A Multimode Transmitter in 0.13 μm CMOS Using Direct-Digital RF Modulator”, IEEE Journal of Solid-State Circuits, vol. 42, No. 12, Dec. 2007, 11 Pages. |
Hur, et al., “Highly Efficient and Linear Level Shifting Digital LINC Transmitter with a Phase Offset Cancellation;” IEEE; Jul. 2009; 4 Pages. |
Hur, et al., “A Multi-Level and Multi-Band Class-D CMOS Power Amplifier for the LINC System in the Cognitive Radio Application;” IEEE; Feb. 2010, 3 Pages. |
Hur, et al., “Highly Efficient Uneven Multi-Level Linc Transmitter;” Electronics Letter; vol. 45; No. 16; Jul. 30, 2009; 2 Pages. |
Araghchini, et al.; “A Technology Overview of the PowerChip Development Program;” IEEE Transactions on Power Electronics; vol. 28; No. 9; Sep. 2013; 20 Pages. |
Chen, et al.; “Stacked Switched Capacitor Energy Buffer Architecture;” IEEE Transactions on Power Electronics; Vo. 28; No. 11; Nov. 2013; 13 Pages. |
Huber, et al.; “Design-Oriented Analysis and Performance Evaluation of Buck PFC Front End;” IEEE Transactions on Power Electronics; vol. 25; No. 1; Jan. 2010; 10 Pages. |
Kjaer, et al.; “Design Optimization of a Single Phase Inverter for Photovoltaic Applications;” Power Electronics Specialist Conference; 2003; PESC 03; IEEE 34th Annual; vol. 3; Jun. 15-19, 2003; 8 Pages. |
Krein, et al.; “Cost-Effective Hundred-Year Life for Single Phase Inverters and Rectifiers in Solar and LED Lighting Applications Based on Minimum Capacitance Requirements and a Ripple Power Port;” Applied Power Electronics Conference and Exposition; APEC 2009; Twenty-Fourth Annual IEEE; Feb. 15-19, 2009; 6 Pages. |
Kyritsis, et al.; “A Novel Parallel Active Filter for Current Pulsation Smoothing on Single Stage Grid-Connected AC-PV Modules;” Power Electronics and Applications; 2007 European Conference on; Sep. 2-5, 2007; 10 Pages. |
Kyritsis, et al.; “Enhanced Current Pulsation Smoothing Parallel Active Filter for Single Stage Grid-Connected AC-PV Modules;” International Power Electronics and Motion Control Conference 2008; EPE-PEMC; 2008; 13th; 6 Pages. |
Garcia, et al.; “Single Phase Power Factor Correction: A Survey;” IEEE Transactions on Power Electronics; vol. 18; No. 3; May 2003; 7 Pages. |
Lam, et al.; “A Novel High-Power-Factor Single-Switch Electronic Ballast;” IEEE Transactions on Industry Applications; vol. 46; No. 6; Nov./Dec. 2010; 10 Pages. |
Lim, et al.; “Power Conversion Architecture for Grid Interface at High Switching Frequency;” Applied Power Electronics Conference and Exposition (APEC); 2014 Twenty-Ninth Annual IEEE: 2014; 8 Pages. |
Lim, et al.; “Two-Stage Power Conversion Architecture for an LED Driver Circuit;” Applied Power Electronics Conference and Exposition (APEC); 2013; Twenty-Eighth Annual IEEE; Mar. 17-21, 2013; 8 Pages. |
Perreault, et al.; “Opportunities and Challenges in Very High Frequency Power Conversion;” Applied Power Electronics Conference and Exposition; 2009; APEC 2009; Twenty-Fourth Annual IEEE: Feb. 15-19, 2009; 14 Pages. |
Pierquet, et al.; “A Single-Phase Photovoltaic Inverter Topology With a Series-Connected Energy Buffer;” IEEE Transactions on Power Electronics; vol. 28; No. 10; Oct. 2013; 9 Pages. |
Pilawa-Podgurski, et al.; “Merged Two-Stage Power Converter With Soft Charging Switched-Capacitor Stage in 180 nm CMOS;” IEEE Journal of Solid-State Circuits; vol. 47; No. 7; Jul. 2012; 11 Pages. |
Schlecht, et al.; “Active Power Factor Correction for Switching Power Supplies;” IEEE Transactions on Power Electronics; vol. PE-2; No. 4; Oct. 1987; 9 Pages. |
Seeman, et al.; “Analysis and Optimization of Switched-Capacitor DC-DC Converters;” IEEE Transactions on Power Electronics; vol. 23; No. 2; Mar. 2008; 11 Pages. |
Shimizu, et al.; “Flyback-Type Single-Phase Utility Interactive Inverter With Power Pulsation Decoupling on the DC Input for an AC Photovoltaic Module System;” IEEE Transactions on Power Electronics; vol. 21; No. 5; Sep. 2006; 9 Pages. |
Singh, et al,; “A Review of Single-Phase Improved Power Quality AX-DC Converters;” IEEE Transactions on Industrial Electronics; vol. 50; No. 5; Oct. 2003; 20 Pages. |
Keogh; Power Factor Correction Using the Buck Topology—Efficient Benefits and Practical Design Considerations; Texas Instruments; Reproduced from Texas Instruments Power Supply Design Seminar; SEM1900; Topic 4; TI Literature No. SLUP264; 2010; 36 Pages. |
Tse, et al.; “A Family of PFC Voltage Regulator Configurations with Reduced Redundant Power Processing;” IEEE Transactions on Power Electronics; vol. 16; No. 6; Nov. 2001; 9 Pages. |
Vorperian; “Quasi-Square-Wave Converters: Topologies and Analysis;” IEEE Transactions on Power Electronics; vol. 3; No. 2; Apr. l1988; 9 Pages. |
Wu, et al.; Design Considerations of Soft-Switched Buck PFC Converter with Constant On-Time (COT) Control; IEEE Transactions on Power Electronics; vol. 26; No. 11; Nov. 2011; 9 Pages. |
Zhang et al., “Single-Stage Input-Current-Shaping Technique with Voltage-Doubler-Rectifier Front End;” Proceedings of the IEEE Transactions on Power Electronics, vol. 16, No. 1; Jan. 2001; 9 Pages. |
Abutbul, et al.; “Step-Up Switching-Mode Converter with High Voltage Gain Using a Switched-Capacitor Circuit;” IEEE Transactions on Circuits and Systems—1: Fundamental Theory and Applications; vol. 50, No. 8; Aug. 2003; pp. 1098-1102. |
Axelrod, et al.; “Single-Switch Single-Stage Switched-Capacitor Buck Converter;” 4th Nordic Workshop on Power and Industrial Electronics; Jun. 2004; 5 pages. |
Giuliano, et al.; “Architectures and Topologies for Power Delivery;” Biannual Review of MIT Center for Integrated Circuits; Power Point Presentation; May 9, 2007; 17 slides. |
Ma, et al.; “Design and Optimization on Dynamic Power Systems for Self-Powered Integrated Wireless Sensing Nodes;” Low Power Electronics and Design, 2005; ISLPED 05; Proceedings of the 2005 International Symposium; Aug. 8-10, 2005; pp. 303-306. |
Maxim; Triple-Output TFT-LCD DC-DC Converters; MAX1748/MAX8726; 19-3430; Rev 0; Oct. 2004; pp. 1-16. |
Ottman, et al.; “Optimized Piezoelectric Energy Harvesting Circuit Using Step-Down Converter in Discontinuous Conduction Mode;” Power Electronics Specialists Conference, 2002; pesc 02. 2002; IEEE 33rd Annual; vol. 4; Jun. 23-27, 2002; pp. 1988-1994. |
Sun, et al.; “High Power Density, High Efficiency System Two-Stage Power Architecture for Laptop Computers;” 37th IEEE Power Electronics Specialists Conference apros; 06; Jun. 18, 2006; 7 pages. |
Wood, et al.; “Design, Fabrication and Initial Results of a 2g Autonomous Glider;” Industrial Electronics Society, IECON 2005; 31st Annual Conference of IEEE: Nov. 6-10, 2005; pp. 1870-1877. |
Xu, et al.; Voltage Divider and its Application in the Two-stage Power Architecture; Applied Power Electronics Conference and Exposition 2006; APEC 06; Twenty-First Annual IEEE: Mar. 19-23, 2006; pp. 499-505. |
Number | Date | Country | |
---|---|---|---|
20160190943 A1 | Jun 2016 | US |
Number | Date | Country | |
---|---|---|---|
61896702 | Oct 2013 | US |