Claims
- 1. A switching circuit comprising:
- a first transistor being selectable to activate said electroluminescent display;
- a storage capacitor, coupled to said first transistor, for storing a pixel signal; and
- a second transistor, connected between said first transistor and said electroluminescent display for connecting high voltage to said electroluminescent cell in response to said first transistor being activated, where said second transistor containing a drain region that is distant from said storage capacitor.
- 2. The switching circuit of claim 1 wherein said storage capacitor is connected between a gate of said second transistor and ground.
- 3. The switching circuit of claim 1 wherein said second transistor has a source that is connected to ground.
- 4. The switching circuit of claim 3 further comprising an adjacent second transistor that shares the source of the second transistor.
- 5. The switching circuit of claim 1 wherein said second transistor is a DMOS transistor.
- 6. The switching circuit of claim 1 wherein said first transistor is positioned between said storage capacitor and said drain region of said second transistor.
- 7. The switching circuit of claim 1 wherein the drain region of said second transistor is coupled to an electroluminescent cell.
- 8. The switching circuit of claim 1 further comprising another second transistor within an adjacent switching circuit having a common source region with said second transistor.
- 9. In an electroluminescent display containing a plurality of pixel elements, each pixel element comprising:
- a first transistor being selectable to activate said electroluminescent display;
- a storage capacitor, coupled to said first transistor, for storing a pixel signal; and
- a second transistor, connected between said first transistor and said electroluminescent display for connecting high voltage to said electroluminescent cell in response to said first transistor being activated, where said second transistor containing a drain region that is distant from said storage capacitor.
- 10. The pixel of claim 9 wherein said storage capacitor is connected between a gate of said second transistor and ground.
- 11. The pixel of claim 9 wherein said second transistor has a source that is connected to ground.
- 12. The pixel of claim 11 further comprising an adjacent second transistor that shares the source of the second transistor.
- 13. The pixel of claim 9 wherein said second transistor is a DMOS transistor.
- 14. The pixel of claim 9 wherein said first transistor is positioned between said storage capacitor and said drain region of said second transistor.
- 15. The pixel of claim 9 wherein the drain region of said second transistor is coupled to an electroluminescent cell.
- 16. An array of pixel elements, where each said pixel element comprises a first transistor coupled to a second transistor, where said second transistor has a source region that is shared by at least one adjacent second transistor and said source region is coupled to ground.
- 17. The array of claim 16 wherein each of said pixel elements comprises an electroluminescent cell that is coupled to said second transistor.
Parent Case Info
This application is a continuation-in-part of U.S. application Ser. No. 08/993,495 filed Dec. 18, 1997, U.S. Pat. No. 5,932,892 which is a divisional of U.S. application Ser. No. 08/295,374 filed Aug. 24, 1994 of U.S. Pat. No. 5,587,329 issued Dec. 24, 1996, both of which are herein are incorporated by reference.
US Referenced Citations (21)
Foreign Referenced Citations (2)
Number |
Date |
Country |
XP-002055887 |
May 1982 |
JPX |
04051286 |
Feb 1992 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
295374 |
Aug 1994 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
993495 |
Dec 1997 |
|