Claims
- 1. An apparatus comprising:
a modulator to modify a clock signal responsive to a first plurality of bits to generate a complementary pair of symbols; a first matching circuit to modify the clock signal to generate a complementary pair of reference signals to be transmitted with the complementary symbols; and a demodulator to decode a second plurality of bits from selected properties of a complementary pair of transferred symbols.
- 2. The apparatus of claim 1, wherein the modulator includes two or more of a phase modulator, a pulse-width modulator, a rise-time modulator, or an amplitude modulator to modify the clock signal.
- 3. The apparatus of claim 2, wherein the first matching circuit includes circuitry to impose a delay on the clock signal comparable to a delay associated with the two or more of the phase modulator, pulse-width modulator or amplitude modulator.
- 4. The apparatus of claim 1, wherein the demodulator comprises two or more of a phase demodulator, a pulse-width demodulator, a rise-time demodulator, or an amplitude demodulator.
- 5. The apparatus of claim 2, further comprising a termination device that is activated if the apparatus receives a complementary pair of transferred symbols.
- 6. The apparatus of claim 5, further comprising a first calibration circuit coupled to the termination device to adjust the termination device for process, temperature or voltage variations in the apparatus.
- 7. The apparatus of claim 4, further comprising a recovery circuit to recover a complementary pair of reference signals received with the complementary pair of transferred symbols.
- 8. The apparatus of claim 7, wherein the recovery circuit includes a second matching circuit to adjust a response of the recovery circuit to better match a response of the demodulator.
- 9. The apparatus of claim 7, further comprising a second calibration circuit to adjust timing of the second plurality of bits to the clock signal.
- 10. The apparatus of claim 9, wherein the demodulator includes a circuit to recover a pair of edges from the complementary pair of transferred symbols.
- 11. An apparatus to transfer data on a multi-drop bus comprising:
a signal generator to provide a signal edge in a symbol period; a modulator to generate a symbol from the signal edge, responsive to a first plurality of bits; and a demodulator to recover a second plurality of bits from a transferred symbol provided in response to the generated symbol.
- 12. The apparatus of claim 11, wherein the first plurality of bits includes a phase bit and the modulator includes a phase modulator to modify a position of the signal edge in the symbol period, responsive to the phase bit.
- 13. The apparatus of claim 12, wherein the first plurality of bits includes a width bit and the modulator includes a width modulator to generate a second edge at a position in the symbol period indicated by the width bit.
- 14. The apparatus of claim 11, further comprising a matching circuit to generate a reference symbol from the signal edge, the reference symbol having a delay comparable to a delay associated with the generated symbol.
- 15. The apparatus of claim 14, wherein the symbol is a pair of complementary symbols, the reference symbol is a pair of complementary reference symbols, and the transferred symbol is a pair of complementary transferred symbols.
- 16. The apparatus of claim 11, wherein the modulator includes two or more of an amplitude modulator, a phase modulator, a pulse-width modulator, or a rise-time modulator.
- 17. The apparatus of claim 15, wherein the apparatus further comprises a calibration circuit to adjust timing of the second plurality of bits responsive to a clock signal that drives the signal generator.
- 18. An apparatus comprising:
a modulator to translate a data request into a sequence of complementary symbol pairs, each symbol pair representing a plurality of bits using two or more of amplitude, phase, rise-time or pulse-width modulation; and a receiver to recover the requested data from a sequence of transferred complementary symbol pairs provided in response to the sequence of complementary symbol pairs.
- 19. The apparatus of claim 18, further comprising a signal generator to provide a clock signal for modulation by the modulator.
- 20. The apparatus of claim 19, further comprising a strobe generator to generate a sequence of complementary strobe pairs from the clock signal for transmission with the sequence of complementary symbol pairs.
- 21. The apparatus of claim 20, further comprising a clock recovery circuit to recover a clock signal from transferred complementary strobe pairs associated with the transferred complementary symbol pairs.
RELATED PATENT APPLICATIONS
[0001] This patent application is a continuation of U.S. patent application Ser. No. ______, entitled “Symbol-Based Signaling For an Electromagnetically-Coupled Bus System” and filed on Nov. 15, 2000.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09714244 |
Nov 2000 |
US |
| Child |
09792546 |
Feb 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
09318287 |
May 1999 |
US |
| Child |
09714244 |
Nov 2000 |
US |