Number | Date | Country | Kind |
---|---|---|---|
6-244066 | Oct 1994 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
4494021 | Bell et al. | Jan 1985 | |
5502750 | Co et al. | Mar 1996 | |
5602882 | Co et al. | Feb 1997 |
Number | Date | Country |
---|---|---|
31 02 447 | Nov 1981 | DEX |
Entry |
---|
IEEE Journal of Solid-State Circuits, vol. SC-22, No. 2, Apr. 1987, pp. 255-261, Deog-Kyoon Jeong, et al., "Design of PLL-Based Clock Generation Circuits". |
1992, IEEE International Solid-State Circuits Conference, pp. 94-95, Mehran Bagheri, et al., "TA 5.3: 11.6GHz 1:4 Demultiplexer with Bit-Rotation Control and 6.1 GHz Auto-Latching Phase-Aligner ICS". |