1. Field of the Invention
The present invention relates to a synchronization establishing device that establishes synchronization in a receiver, and a method of establishing synchronization. The present invention also relates to the receiver.
2. Description of the Related Art
In a receiver that employs a CDMA (Code Division Multiple Access) system, the top of a slot (one group of data) contained in a reception signal is searched for by detecting the strength of a synchronization signal. This is called “cell search”. A pattern contained in the slot is then detected to search for the top of a frame made up of 15 slots. This is called “second code search”. The reception signal, of which cycles have been roughly grasped through the above searches, is more precisely detected so as to maintain synchronization. This is called “path search”. Thus, the data contained in the reception signal can be received.
In the second code search, a spreading code is conventionally used. An example of such a spreading code is shown in
In the synchronization establishing device having the above structure, the RAM 101 temporarily stores a reception signal, and the correlator 102 reverse-diffuses common code parts in the reception signal supplied from the RAM 101 in accordance with a supplied common code. The correlator 103a reverse-diffuses the reception signal supplied from the correlator 102 in accordance with an intrinsic code 0, thereby generating a code-0 correlation value. Likewise, the correlators 103b to 103d each reverse-diffuse the reception signal supplied from the correlator 102 in accordance with one of intrinsic codes 1 to n, thereby generating the correlation value of each of the codes 1 to n.
A general object of the present invention is to provide synchronization establishing devices in which the above disadvantages are eliminated.
A more specific object of the present invention is to provide a synchronization establishing device that can promptly establish synchronization in a receiver, and a method of establishing synchronization. Another specific object of the present invention is to provide the receiver.
The above objects of the present invention are achieved by a synchronization establishing device that establishes synchronization in a receiver. This synchronization establishing device includes: a data storage unit that accumulates reception data; and a correlation value detection unit that reads out the reception data accumulated in the data storage unit in parallel, and determines a correlation value by establishing correlation with a predetermined code in parallel.
The above objects of the present invention are also achieved by a synchronization establishing method that includes the steps of: accumulating reception data; reading out the accumulated reception data in parallel; and determining a correlation value by establishing correlation with a predetermined code and the reception data in parallel.
With this synchronization establishing device, the detection of a correlation value can be carried out at a high speed, because the correlation between the reception data and the predetermined code is maintained in parallel.
With a receiver employing the above synchronization establishing method, high-speed synchronization establishment can be realized in the receiver.
The above and other objects and features of the present invention will become more apparent from the following description taken in conjunction with the accompanying drawings.
The following is a description of embodiments of the present invention, with reference to the accompanying drawings. Throughout the drawings, like reference numerals indicate like components or parts.
In the above structure, the synchronization establishing device 40 has a function of matching the timing of a code to be generated on the receiver side to the timing of a receiving signal received by the antenna 41 based on a supplied correlation value. The despreading unit 42 uses the codes synchronized by the synchronization establishing device 40, so as to extract an information modulation wave from the reception signal. The information demodulation unit 43 demodulates the information modulation wave supplied from the despreading unit 42. The information demodulated by the information demodulation unit 43 is stored in the information storage unit 44.
The memory unit 202 is connected to the data write control unit 201, while the matched filter 203 is connected to the memory unit 202. The correlators 103a to 103d are connected to the matched filter 203.
Referring now to
The data write control unit 201 shown in
As shown in
Meanwhile, the correlators 103a to 103d for intrinsic codes, which acquire correlation with the intrinsic code, carry out integration M times at the timing indicated by the arrows shown in
As described above, in the synchronization establishing device 40 of this embodiment, the matched filter 203 maintains correlation between the chips a(0) to a(N−1) and reception signals, thereby obtaining correlation values with spreading codes in the M-process cycles shown in
The barrel shifter 5 and the address generating unit 7 are connected to a table storage unit 2 connected to a CPU 1. The added address generating unit 9 is connected to the address generating unit 7, and sequentially adds 4×K (K is a natural number) to a supplied address generating initial value, thereby generating an address. The address supply units 10 to 17 are connected to the address generating unit 7 and the added address generating unit 9. Also, the address supply units 10 to 17 are connected to the 0th RAM 202a to the 7th RAM 202h, respectively.
The matched filter 203 comprises multipliers 20 to 27 and an adder 30. The input terminals of the multipliers 20 to 27 are connected to the barrel shifter 5 and the memory unit 202, while the output terminals of the multipliers 20 to 27 are connected to the adder 30. As shown in
In the following, a sampling data read-out operation performed by the synchronization establishing device 40 of this embodiment will be described. When the despreading is performed on sampling data stored in the memory unit 202, the starting position is specified by the CPU 1. The following Table 1 is stored in the table storage unit 2 in advance.
In Table 1, the “start position number” indicates the sampling number of sampling data to start the despreading, and the “shift amount” indicates the amount of shift from the 0th RAM 202a when a RAM is selected for initially reading out the sampling data. The “offset location” indicates a RAM to which an address generated by the added address generating unit 9 should be supplied as an initial value. The “address generating initial value” indicates an address to be supplied to each RAM via the address generating unit 7 as an initial address in the read-out of sampling data. An “address” is a number allotted to the sampling data stored in each RAM, and starts from “0”. For instance, the addresses of the sampling data having the sampling numbers 4, 5, 6, 7, 36, 37, and 38 stored in the 1st RAM 202b shown in
Once the starting position number is supplied from the CPU 1 to the table storage unit 2, the shift amount corresponding to the starting position number is supplied from the table storage unit 2 to the barrel shifter 5, and an address generating initial value and the offset location corresponding to the starting position number are supplied to the address generating unit 7. In the following, a case where a starting position number “0” is designated by the CPU 1 will be described, with reference to
As described above, “0” is supplied as a shift amount from the table storage unit 2 to the barrel shifter 5. In this case, a node na1 is connected to a node nb1, and a node na2 is connected to a node nb2. Likewise, the rest of the nodes na3 to na8 are connected to nodes nb3 to nb8, as shown in
Meanwhile, the table storage unit 2 notifies the address generating unit 7 that there is no offset location, and supplies “0” as an address generating initial value to the address generating unit 7. As a result, the address “0” is supplied to all the RAMs 202a to 202h. As shown in
The address “4” generated by adding 4 to the address generating initial value in the added address generating unit 7 is supplied to each of the RAMs 202a to 202h, so that the sampling data having the sampling numbers “32”, “36”, “40”, “44”, “48”, “52”, “56”, and “60” are read out from the RAMs 202a to 202h, respectively, for the second-time reading out. The sampling data read out from the RAMs 202a to 202h are then supplied to the multipliers 20 to 27 in parallel.
The multipliers 20 to 27 each multiply the sampling data supplied from the memory unit 202 by common codes supplied from the nodes nb1 to nb8 of the barrel shifter 5. The multiplication results are then supplied to the adder 30. For instance, the multiplier 20 multiplies the sampling data having the sampling number “0” supplied from the 0th RAM 202a by the common code supplied from the node nb1, and the multiplication result is supplied to the adder 30.
The adder 30 adds up the values supplied from the multipliers 20 to 27, and the addition result is supplied to the correlators 103a to 103d.
The operation performed by the read-out control unit 3 shown in
Next, a read-out operation performed by the read-out control unit 3 shown in
Meanwhile, the table storage unit 2 notifies the address generating unit 7 that no offset has occurred, and supplies “1” as the address generating initial value to the address generating unit 7. By doing so, the address “1” is supplied to each of the RAMs 202a to 202h.
In this manner, the sampling data having the sampling numbers “1”, “5”, “9”, . . . “29” are read out as the first-time read data in parallel, as shown in
It should be understood that the above operation performed by the read-out control unit 3 shown in
Next, a read-out operation performed by the read-out control unit 3 shown in
Meanwhile, the table storage unit 2 notifies the address generating unit 7 that the offset location is at the 0th RAM 202a and the 1st RAM 202b, and supplies “2” as the address generating initial value to the address generating unit 7.
Since the offset location is at the 0th RAM 202a and the 1st RAM 202b, the address “6” generated by the added address generating unit 9 is supplied to the 0th RAM 202a and the 1st RAM 202b. On the other hand, the address “2” is supplied to each of the 2nd RAM 202c to the 7th RAM 202h. By doing so, the sampling data having the sampling numbers “10”, “14”, “18”, . . . , “30”, “34”, and “38” are read out as the first-time read data from the memory unit 202 in parallel, as shown in
It should be understood that the above operation performed by the read-out control unit 3 shown in
As described so far, the synchronization establishing device 40 of the present invention can acquire parallel correlation by the matched filter 203, thereby facilitating the establishment of synchronization. Particularly, in the second code search in a receiver employing a CDMA system, the high-speed detection of correlation values is advantageous.
In the prior art, the correlation with the spreading code is acquired in the N×M process cycles, as shown in
The present invention is not limited to the specifically disclosed embodiments, but variations and modifications may be made without departing from the scope of the present invention.
The present application is based on Japanese priority application No. 2000-131440, filed on Apr. 28, 2000, the entire contents of which are hereby incorporated by reference.
Number | Date | Country | Kind |
---|---|---|---|
2000-131440 | Apr 2000 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5305349 | Dent | Apr 1994 | A |
5373531 | Kawasaki | Dec 1994 | A |
5638362 | Dohi et al. | Jun 1997 | A |
5719900 | Dixon et al. | Feb 1998 | A |
5764690 | Blanchard et al. | Jun 1998 | A |
5774494 | Sawahashi et al. | Jun 1998 | A |
5784403 | Scott | Jul 1998 | A |
5818866 | Wilk | Oct 1998 | A |
5859842 | Scott | Jan 1999 | A |
5903595 | Suzuki | May 1999 | A |
5933464 | Zogg | Aug 1999 | A |
6011787 | Nakano et al. | Jan 2000 | A |
6028887 | Harrison et al. | Feb 2000 | A |
6038450 | Brink et al. | Mar 2000 | A |
6064695 | Raphaeli | May 2000 | A |
6067314 | Azuma | May 2000 | A |
6169771 | Shou et al. | Jan 2001 | B1 |
6243397 | Yun | Jun 2001 | B1 |
6363060 | Sarkar | Mar 2002 | B1 |
6370130 | Zhou et al. | Apr 2002 | B1 |
6373881 | Mizuguchi et al. | Apr 2002 | B1 |
6377613 | Kawabe et al. | Apr 2002 | B1 |
6385232 | Terashima | May 2002 | B1 |
6424641 | Kotov | Jul 2002 | B1 |
6490316 | Motegi et al. | Dec 2002 | B1 |
6570865 | Masui et al. | May 2003 | B2 |
6665332 | Carlson et al. | Dec 2003 | B1 |
6678313 | Imaizumi et al. | Jan 2004 | B1 |
6707844 | Imaizumi et al. | Mar 2004 | B1 |
20010004378 | Takeuchi et al. | Jun 2001 | A1 |
20020036588 | Gronemeyer | Mar 2002 | A1 |
20030128740 | Iwamoto et al. | Jul 2003 | A1 |
Number | Date | Country |
---|---|---|
0 825 737 | Feb 1998 | EP |
0 838 910 | Apr 1998 | EP |
0 855 796 | Jul 1998 | EP |
0 944 178 | Sep 1999 | EP |
8-032547 | Feb 1996 | JP |
9-098110 | Apr 1997 | JP |
10-126380 | May 1998 | JP |
10-210005 | Aug 1998 | JP |
10210004 | Aug 1998 | JP |
11-266181 | Sep 1999 | JP |
WO 9733400 | Sep 1997 | WO |
WO9733400 | Sep 1997 | WO |
WO 9802973 | Jan 1998 | WO |
WO 9802975 | Jan 1998 | WO |
Number | Date | Country | |
---|---|---|---|
20010046257 A1 | Nov 2001 | US |