Claims
- 1. A synchronization symbol re-inserter, comprising:
a trellis decoder, comprising:
a plurality of decoding stages, each decoding stage having as output intermediate decoded symbols; a mirrored symbol delay line, comprising:
a plurality of 3:1 multiplexers, each having a multiplexer output, and each receiving as input the intermediate decoded symbols from a following stage of the trellis decoder, and the intermediate decoded symbols from a current stage of the trellis decoder; for each of the plurality of 3:1 multiplexers, a delay device receiving as input one of the plurality of multiplexer outputs, and having a delay output, the multiplexer output of each of the delay devices other than a final multiplexer being fed to a following 3:1 multiplexer.
- 2. The synchronization symbol re-inserter of claim 1, wherein each of the plurality of 3:1 multiplexers is configured to:
pass the multiplexer output of the preceding delay device when the output of the preceding delay device is a synchronization symbol; pass the intermediate decoded symbols from the corresponding following stage of the trellis decoder when a current decoding bank is a jumped bank; and pass the intermediate decoded symbols from the corresponding current stage of the trellis decoder in other cases.
- 3. The synchronization symbol re-inserter of claim 1, wherein each of the 3:1 multiplexers comprises a pair of 2:1 multiplexers.
- 4. The synchronization symbol re-inserter of claim 1, further comprising a composite synchronization indicator.
- 5. The synchronization symbol re-inserter of claim 1, further comprising a DFE following the trellis decoder.
- 6. The synchronization symbol re-inserter of claim 5, wherein the DFE comprises a filter having a transposed structure.
- 7. A digital equalizer for interpreting a digital signal including convolutionally encoded symbols and synchronization symbols outside the convolutional code, the digital equalizer comprising a combined trellis encoder and DFE, wherein the synchronization symbols are re-inserted into the input of the DFE in order to restore time domain continuity created by removal of the synchronization symbols.
- 8. The digital equalizer of claim 7, wherein the DFE comprises a transposed filter structure.
- 9. The digital equalizer of claim 7, wherein the digital signal is a digital television signal.
- 10. The digital equalizer of claim 9, wherein the digital signal is an ATSC signal.
CLAIM OF PRIORITY
[0001] This application claims priority from U.S. Provisional Patent Applications Nos. 60/370,380 and 60/370,413.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60370413 |
Apr 2002 |
US |
|
60370380 |
Apr 2002 |
US |