Claims
- 1. In a method of transmitting a pulse code modulated data signal train in biphase code having a complete sequence of level changes and a sequence of level changes having gaps, and including periodically inserting a synchronizing pattern into the data signal train prior to transmission; the improvement wherein said step of inserting includes inserting a synchronizing pattern which comprises a biphase signal which is shifted by one-half bit period relative to said data signal.
- 2. A method as defined in claim 1, wherein said shifted biphase signal of said synchronizing pattern produces at least one gap in the complete level change sequence of the transmitted biphase signal while producing no spacings between adjacent level changes other than one-half or one bit period in the total transmitted signal.
- 3. A method as defined in claim 2, wherein said biphase code is a biphase level code; and said synchronizing pattern includes a plurality of bits with the last bit being identical with the bit immediately preceding said synchronizing pattern.
- 4. A method as defined in claim 3 wherein said shifted biphase signal of said synchronizing pattern produces a plurality of gaps in said complete level change sequence of said transmitted biphase signal.
- 5. A method as defined in claim 1 wherein said synchronizing pattern is composed of at least two bits.
- 6. A method as defined in claim 1 wherein said synchronizing pattern is composed of at least three bits and always has the same signal sequence.
- 7. A method as defined in claim 1 wherein said data signal train is a biphase level signal and said synchronizing pattern is composed of three bits.
- 8. A method as defined in claim 1 wherein said synchronizing pattern includes at least two sequential bits, each having a length of one bit period, which are inverted with respect to one another.
- 9. A method as defined in claim 8 wherein: said biphase signal of said data signal train is a biphase level signal; said synchronizing pattern includes a further bit following said at least two bits; and said further bit is identical with the bit of the transmitted signal immediately preceding said at least two bits of said synchronizing pattern.
- 10. A method as defined in claim 1 wherein: said biphase code is a biphase level code; and said synchronizing pattern includes an even number of sequential bits, each having a length of one bit period, which are inverted with respect to one another, and a further bit immediately following said even number of bits and being identical to the bit immediately preceding said even number of bits.
- 11. A method as defined in claim 10 wherein said synchronizing pattern includes three bits.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3331205 |
Aug 1983 |
DEX |
|
CROSS REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part of copending U.S. patent application Ser. No. 06/644,581 filed Aug. 24, 1984, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0081750 |
Jun 1983 |
EPX |
Non-Patent Literature Citations (2)
Entry |
Patent Abstracts of Japan, vol. 3, No. 82 (E-123), Jul. 14, 1979, No. 54-60814 of Nippon Denshin Denwa Kosha. |
Fairchild: The Interface Handbook, 1975, pp. 4-18. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
644581 |
Aug 1984 |
|