Claims
- 1. A synchronizing pulse signal generating device comprising:
- (a) phase comparison means which is arranged to generate a phase error signal at a level corresponding to a phase difference between two input signals;
- (b) supply means for supplying a periodic signal to said phase comparison means as one of the input signals of said comparison means;
- (c) sample-and-hold means for sampling said phase error signal according to said periodic signal;
- (d) control means arranged to output said phase error signal outputted from said sample-and-hold means during a period when said periodic signal is being supplied to said phase comparison means by said supply means and to output a control signal having a predetermined constant voltage level during a period other than the above-mentioned period;
- (e) a variable frequency osicallator having an oscillator frequency controlled on the basis of said phase error signal or the control signal outputted from said control means; and
- (f) means for generating, by using the oscillator output of said variable frequency oscillator, a first pulse signal of a period equal to that of said periodic signal, said first pulse signal being supplied to said phase comparison means as the other input signal of said phase comparison means.
- 2. A device according to claim 1, wherein said periodic signal is a pulse signal and said phase comparison means includes a phase difference detecting circuit which generates, for every period of said periodic signal, a phase difference detection signal at a level corresponding to a phase difference between said periodic signal and said first pulse signal.
- 3. A synchronizing pulse signal generating device, comprising:
- (a) phase comparison means which is arranged to generate a phase error signal at a level corresponding to a phase difference between two input signals;
- (b) a variable frequency oscillator which has the oscillation frequency thereof controlled on the basis of said phase error signal;
- (c) supply means for supplying a periodic signal to said phase comparison means as one of the input signals for said phase comparison means;
- (d) means for generating a first pulse signal of a period equal to that of said periodic signal by using the oscillation output of said variable frequency oscillator;
- (e) variable delay means consisting of a plurality of series connected delay circuits, and arranged to delay said first pulse signal and to output the same; and
- (f) selection means for selectively supplying the output signals of said plurality of delay circuits of said variable delay means to said phase comparison means as the other input signal thereof.
- 4. A device according to claim 3, wherein said plurality of delay dircuits are arranged to be driven by clock pulses produced from said variable frequency oscillator.
- 5. A device according to claim 4, wherein said plurality of delay circuits respectively include flip-flops.
- 6. A device according to claim 3, wherein said variable delay means includes at least (2.sup.n-1 +1) number of the delay circuits and a circuit arranged to receive data of n bits.
- 7. A device according to claim 6, wherein said selection means consists of logic gates.
Priority Claims (4)
Number |
Date |
Country |
Kind |
60-55150 |
Mar 1985 |
JPX |
|
60-112231 |
May 1985 |
JPX |
|
60-116217 |
May 1985 |
JPX |
|
60-80249 |
May 1985 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 840,942, now U.S. Pat. No. 4,729,024 filed Mar. 18, 1986.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
840942 |
Mar 1986 |
|