Claims
- 1. An apparatus for implementing a divider circuit within a synthesizer capable of outputting a plurality of output frequencies, each output frequency corresponding to one of a respective plurality of channels, each channel being identifiable as one of a plurality of adjacent integer numbers S, and further including a predetermined program counter value P and a prescalar divider value N, the apparatus comprising:a program counter that is initialized at a predetermined state and will integer count to P pulses, the program counter producing an output pulse when P pulses are counted and also outputting a current count output; a decoder which receives each consecutive current count output of the program counter, the decoder producing a decoder signal when the program counter outputs an integer value that is equal to or greater than a chosen S value; and a dual-modulus prescalar circuit that receives the synthesizer output, and, upon initiation of a restart, will divide the output frequency by (N+1) to obtain a dual-modulus output, and, once the decoder signal is received, and before a subsequent restart, will divide the output frequency by (N) to obtain the dual modulus output, the dual modulus output being input to the program counter.
- 2. An apparatus according to claim 1 wherein the decoder includes a comparator.
- 3. An apparatus according to claim 1 wherein the decoder includes a detector.
- 4. An apparatus according to claim 1 wherein the decoder includes a plurality of detectors, each detector detecting one integer value associated with a preselected channel.
- 5. An apparatus according to claim 4 further including a flip-flop coupled to each detector, each flip flop maintaining a state of the respective detector output.
- 6. A method of designing a PLL with a first and a second divider circuit, each of the first and second divider circuits having different channel and/or frequency characteristics, the method comprising the steps of:implementing the first divider circuit using only a single counter and a first decoder; and implementing the second divider circuit using the single counter and a second decoder.
Parent Case Info
This is a divisional of application Ser. No. 09/747,778, filed Dec. 22, 2000, now U.S. Pat. No. 6,404,289.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4403342 |
Borras et al. |
Sep 1983 |
A |
4751469 |
Nakagawa et al. |
Jun 1988 |
A |
5648744 |
Prakash et al. |
Jul 1997 |
A |
6114920 |
Moon et al. |
Sep 2000 |
A |
6411669 |
Kim |
Jun 2002 |
B1 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
2 120 478 |
Nov 1983 |
GB |
58060831 |
Nov 1983 |
JP |
Non-Patent Literature Citations (3)
Entry |
Kral et al., “RF-CMOS oscillators with switched tuning,” Custom IC Conference, Santa Clara, CA, May 1998; pp. 555-558. |
Charaska, “A digital method of controlling adapt mode and detecting phase lock in a frequency synthesizer” (Motorola Inc., Technical Developments, pp. 7-9, Jun. 1999). |
PCT Int'l Search Rep, PCT/US01/48874, Jul. 10, 2003. |