Claims
- 1. A circuit comprising:
an amplifier; a first gain control mechanism including a circuit input port and positioned along a feedback path of the amplifier, the first gain control mechanism being configured to (i) receive an input signal and (ii) apply gain to the received input signal, the applied gains including gain values of greater than or equal to one; and a second gain control mechanism coupled to the first gain control mechanism and integrated with a function of the amplifier, the second gain control mechanism (i) providing gain values of less than one and (ii) decreasing a feedback factor of the amplifier when the gain values are provided having values of less than one.
- 2. The circuit of claim 1, wherein the circuit forms a closed loop programmable gain amplifier.
- 3. The circuit of claim 1, wherein the amplifier is a differential amplifier including a first feedback path between a non-inverting input port and an inverting output port and a second feedback path between an inverting input port and a non-inverting output port;
wherein first gain control mechanisms are positioned along each of the first and second feedback paths; and wherein the circuit includes second gain control mechanisms coupled to each of the first gain control mechanism.
- 4. The circuit of claim 1, wherein the first and second gain control mechanisms are switch networks;
wherein the first gain control mechanism includes a first and second portion, the first portion including a first portion impedance device, the second portion including a number of switches and second portion impedance devices, the first portion impedance device having a first end forming the first circuit input port and a second end coupled to a first end of a first of the second portion impedance devices; and wherein the second gain control mechanism includes a switch and two or more impedance devices connected in series, the switch being connected between the two or more impedance devices, open ends of the two or more impedance devices being respectively connected to the second ends of the respective first portion impedance devices.
- 5. The circuit of claim 1, wherein the impedance devices are resistors.
- 6. The circuit of claim 4, wherein the second gain control mechanism is a passive attenuator.
- 7. The circuit of claim 4, wherein the gain values of the second gain control mechanism are provided via selective control of the switches.
- 8. The circuit of claim 7, wherein the amplifier and the gain control mechanisms are formed using a CMOS process.
- 9. A circuit comprising:
an amplifier having differential input ports and output ports; first type switch networks formed along feedback paths of the amplifier and configured to provide the amplifier with first level gain characteristics, each first type switch network including a first and second portion, the first portion including a first portion impedance device, the second portion including a number of switches and second portion impedance devices, the first portion impedance device having a first end forming a first circuit input port and a second end coupled to a first end of a first of the second portion impedance devices; and a second type switch network including a switch and two or more impedance devices connected in series, the switch being connected between the two or more impedance devices, open ends of the two or more impedance devices being respectively connected to the second ends of the respective first portion impedance devices;
wherein a function of the second type switch network (i) is integrated with a function of the amplifier, (ii) provides second level gain characteristics including gain values less than one, and (iii) reduces a amplifier feedback factor when providing the gain values of less than one.
- 10. The circuit of claim 9, wherein the circuit forms a closed loop programmable gain amplifier.
- 11. The circuit of claim 9, wherein the amplifier is a differential amplifier including a first feedback path between a non-inverting input port and an inverting output port and a second feedback path between an inverting input port and a non-inverting output port; and
wherein the first and second type switch networks are formed along each of the first and second feedback paths.
- 12. The circuit of claim 11, wherein the switch and the two or more impedance devices are operationally symmetrical with the amplifier.
- 13. The circuit of claim 12, wherein the impedance devices are resistors; and
wherein switch and the resistors of the second type switch network form a first gain control path.
- 14. The circuit of claim 13, further comprising at least one other control path connected in parallel with the first control path.
- 15. The circuit of claim 9, wherein the gain values associated with the second type switch network are provided via selective control of the switches.
- 16. The circuit of claim 15, wherein the amplifier and the switch networks are formed using a CMOS process.
- 17. A circuit comprising:
an amplifier having differential input and output ports, a first feedback path being formed between the non-inverting input port and the inverting output port and a second feedback path being formed between the inverting input port and the non-inverting output port; a first type network formed along each of the first and second feedback paths, each first type network including (n) switches and (n+1) impedance devices, the (n+1) impedance devices being connected together in series and forming (n) connection nodes therebetween, first ends of the (n) switches being respectively connected to the (n) connection nodes and second ends of the (n) switches being connected together to form a first common node; wherein an open end of a first of the (n+1) impedance devices of each first type network forms one of respective inverting and non-inverting circuit input ports; wherein (i) the common node and an open end of the (n+1)th impedance device of a first of the first type networks are respectively connected to the non-inverting input port and the inverting output port of the amplifier and (ii) the common node and an open end of the (n+1)th impedance device of the other of the first type networks are respectively connected to the inverting input port and the non-inverting output port of the amplifier, the other of the first type networks being formed along the second feedback path; and a second type network including at least one switch and at least two impedance devices, first and second ends of the at least one switch of the second type network respectively connected to an end of each of the at least two impedance devices, the other ends of the at least two impedance devices being respectively connected to non-open ends of the first impedance device of the (n+1) impedance devices of the first and the other first type networks.
- 18. The circuit of claim 17, wherein the circuit forms a closed loop programmable gain amplifier.
- 19. The circuit of claim 19, wherein the impedance devices are resistors.
- 20. The circuit of claim 19, wherein the amplifier and the networks are formed using a CMOS process.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/350,035, filed Jan. 23, 2002, entitled “System and Method for a Programmable Gain Amplifier,” which is incorporated by reference herein in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60350035 |
Jan 2002 |
US |