Dwyer, A Multiple, Out-of-Order Instruction Issuing System for Superscalar Processors, Aug. 1991. |
Hennessey et al., Computer Architecture: A Quantative Approach, 1990, Ch. 6.4, 6.7 and p. 449. |
Johnson, Superscalar Microprocessor Design, Prentice-Hall, Inc., Englewood Cliffs, NJ, 1991. |
Keller, "Look-Ahead Processors," Computing Surveys, vol. 7, No. 4, Dec., 1975. |
Lightner et al., "The Metal flow Lightning Chipset," IEEE Publication, 1991, pp. 13-16. |
Patt et al., "Critical Issues Regarding HPS, A High Performance Microarchtecture," The 18th Annual Workshop on Microprogramming, Pacific Grove, CA, Dec. 3-6, 1985, IEEE Computer Society Order No. 653, pp. 109-116. |
Patt et al., "HPS, A New Microarchitecutre: Rationale and Introduction," The 18th Annual Workshop on Microprogramming, Pacific Grove, CA, Dec. 3-6, 1985, IEEE Computer Society Order No. 653, pp. 103-108. |
Peleg et al., "Future Trends in Microprocessors: Out-of-Order Execution, Spec. Branching and Their CISC Performance Potential," Mar. 1991. |
Popescu et al., The Metaflow Architecture, IEEE Micro, vol. 11, No. 3, Jun. 1991, pp. 10-13 and 63-73. |
Smith et al., "Limits on Multiple Instruction Issue", Computer Architecture News, No. 2, Apr. 1989, pp. 290-302. |