Number | Name | Date | Kind |
---|---|---|---|
5592392 | Matheson et al. | Jan 1997 | A |
5801958 | Dangelo et al. | Sep 1998 | A |
5826020 | Randell | Oct 1998 | A |
5892678 | Tokunoh et al. | Apr 1999 | A |
5983277 | Heile et al. | Nov 1999 | A |
6014506 | Hossain et al. | Jan 2000 | A |
6216252 | Dangelo et al. | Apr 2001 | B1 |
6226777 | Zhang | May 2001 | B1 |
6226780 | Bahra et al. | May 2001 | B1 |
Entry |
---|
Mayer et al., “A Graphical Data Management System for HDL-Based ASIC Design Projects”, Proc. Euro-DAC '96, pp. 92-97, Sep. 1996.* |
Harmanani et al., “Syntest: An Environment for System Level Design Test”, Euro-DAC '92, pp. 402-407, Sep. 1992.* |
Wan et al., “VHdbx: An X Window System Based High-Level Debugger for the VHDL Simulation Environment”, Proc. 4th International Conference on Solid-State and Integrated Circuit Technology, pp. 358-360, Oct. 1995. |