Claims
- 1. A calibration system for a phase-locked loop (PLL) circuit having a phase comparator connected to a charge pump which receives a reference current I.sub.r and outputs therefrom proportionally to the reference current I.sub.r charge current I.sub.c to a filter which provides a control voltage V.sub.c to a voltage controlled oscillator (VCO) that provides an upward frequency F.sub.0, the PLL circuit having a pre-chosen damping factor .delta. which is a function of the charge current I.sub.c, said calibration system being responsive to a calibration enable signal `CAL`, said calibration system comprising:
- receiving means for receiving the calibration enable signal `CAL`;
- current generation means coupled to the receiving means and the charge pump, said current generation means including means for automatically setting the reference current I.sub.r in response to the calibration enable signal `CAL` such that the pre-chosen damping factor .delta. is maintained for the PLL circuit, wherein said means for automatically setting the reference current I.sub.r includes a digital to analog converter having a plurality of binary weighted input bits and an analog current output based on active ones of the binary weighted input bits, the analog output current of said digital to analog converter comprising the reference current I.sub.r ;
- state control means for outputting a series of states definitive of a calibration bit cycle; and
- bit control means for selecting one of the plurality of binary weighted input bits for consideration within the calibration bit cycle.
- 2. The calibration system of claim 1, wherein a reference signal `REF` drives the PLL circuit, and wherein the reference signal `REF` drives the state control means when the calibration enable signal `CAL` is received.
- 3. The calibration system of claim 1, wherein said bit control means includes means for repeating the calibration bit cycle for each of the plurality of binary weighted input bits to the digital to analog converter.
- 4. The calibration system of claim 3, wherein said bit control means further includes:
- means for sequentially considering each of the bits of the plurality of binary weighted input bits in respective calibration bit cycles and for monitoring for each bit `lock-in` for the PLL circuit given a known VCO change imposed within the respective calibration bit cycle; and
- means for determining for each bit of the plurality of binary weighted input bits whether monitored `lock-in` occurs within a predefined target time T.sub.x and for resetting the bit if `lock-in` is not achieved within the predefined target time T.sub.x, the predefined target time T.sub.x comprising a portion of the respective calibration bit cycle.
- 5. The calibration system of claim 1, wherein said state control means includes a state counter which feeds a state decoder, said state decoder having n output states, together said n output states comprising one calibration bit cycle.
- 6. An integrated phase-locked loop (PLL) and calibration system responsive to a calibration enable signal `CAL`, said integrated system comprising
- a phase detector means for comparing the phases of an output signal of the PLL and a reference input signal to produce an error signal based on any phase difference;
- a charge pump coupled to receive the error signal and a reference current signal I.sub.r, said charge pump outputting a charge current I.sub.c of a source/sink direction proportional to the reference current I.sub.r and having a direction determined by the error signal;
- a filter coupled to receive the charge current I.sub.c and provide therefrom a voltage control signal V.sub.c ;
- a voltage controlled oscillator (VCO) coupled to the filter to receive at an input the voltage control signal V.sub.c and generate therefrom a frequency output F.sub.0, the frequency output F.sub.0 of the VCO comprising an output signal of the PLL;
- current generation means coupled to the charge pump for generating the reference current I.sub.r, said current generation means including means for automatically calibrating the reference current I.sub.r in response to the calibration enable signal `CAL` such that a nearly constant damping factor .delta. is maintained for the PLL of the integrated system, said means for automatically setting the reference current I.sub.r including a digital to analog converter having a plurality of binary weighted input bits and an analog current output based on active ones of the plurality of binary weighted input bits, the analog current output of the digital to analog converter comprising the reference current I.sub.r ;
- and wherein said means for automatically calibrating the reference current I.sub.r further includes:
- state control means for outputting a series of states definitive of a calibration bit cycle; and
- bit control means for selecting one of the plurality of binary weighted input bits for consideration within the calibration bit cycle.
- 7. The integrated system of claim 6, further comprising means for repeating the calibration bit cycle for each of the plurality of binary weighted input bits to the digital to analog converter.
- 8. The integrated system of claim 7, further comprising:
- means for monitoring for each bit of the plurality of binary weighted input bits whether `lock-in` of the PLL circuit occurs given a known VCO change within the respective calibration bit cycle; and
- means for determining for each bit of the plurality of binary weighted input bits whether the monitored `lock-in` occurs within a predefined target time T.sub.x.
- 9. The integrated system of claim 8, wherein said determining means further comprises means for resetting said each bit of the plurality of binary weighted input bits being considered in a respective calibration bit cycle if `lock-in` is not achieved within the predefined target time T.sub.x, the predefined target time T.sub.x comprising a portion of the respective calibration bit cycle.
- 10. The integrated system of claim 7, wherein said means for repeating the calibration bit cycle includes means for sequentially considering the binary weighted input bits of the digital to analog converter from a highest order bit to a lowest order bit.
- 11. The integrated system of claim 7, further comprising means for accomplishing within each calibration bit cycle the known VCO change.
- 12. The integrated system of claim 7, wherein said means for accomplishing the known VCO change includes an adjustable feedback counter disposed within a feedback loop of the PLL circuit that provides the output signal of the PLL to an input of the phase detector means.
- 13. A calibration system for a phase-locked loop (PLL) circuit responsive to a calibration enable signal `CAL` the PLL circuit having a charge pump which receives a reference current I.sub.r and outputs therefrom proportionately to the reference current I.sub.r and of a source/sink direction a charge current I.sub.c, the PLL circuit further having a prechosen damping factor .delta. which is a function of the charge current I.sub.c, said calibration system comprising:
- means for applying a known first frequency F.sub.1 to the PLL circuit and for allowing the PLL circuit to reach steady state at the known first frequency F.sub.1 ;
- means for applying a known second frequency F.sub.2 to the PLL circuit and for monitoring whether the PLL circuit reaches steady state at the known second frequency F.sub.2 within a predetermined target time T.sub.x, said means for monitoring including means for generating a LOCK signal corresponding to whether the PLL circuit reaches steady state at the known second frequency F.sub.2 within the predetermined target time T.sub.x ; and
- means, employing said LOCK signal, for automatically setting the reference current I.sub.r such that the prechosen damping factor .delta. is maintained for the PLL circuit.
- 14. The calibration system of claim 13, wherein said means for automatically setting the reference current I.sub.r includes a digital to analog converter having a plurality of binary weighted input bits and an analog current output based on active ones of the plurality of binary weighted input bits, the analog output current of the digital to analog converter comprising the reference current I.sub.r.
- 15. The calibration system of claim 14, wherein said means for monitoring includes means for sequentially considering each bit of the plurality of binary weighted input bits of the digital to analog converter from a highest order bit to a lowest order bit and determining whether the PLL circuit reaches steady state at the known second frequency F.sub.2 within the predetermined target time T.sub.x.
- 16. An integrated phase-locked loop (PLL) and calibration system responsive to a calibration enable signal `CAL` said integrated system comprising:
- a phase detector means for comparing phases of an output signal of the PLL and a reference input signal to produce an error signal based on any phase difference;
- a charge pump coupled to receive the error signal and a reference current signal I.sub.r, said charge pump outputting a charge current I.sub.c proportional to the reference current I.sub.r and having a source/sink direction determined by the error signal;
- a filter coupled to receive the charge current I.sub.c and provide therefrom a voltage control signal V.sub.c ;
- a voltage controlled oscillator (VCO) coupled to the filter to receive at an input the voltage control signal V.sub.c and generate therefrom a frequency output F.sub.0, the frequency output F.sub.0 of the VCO comprising an output signal of the PLL;
- means for applying a known first frequency F.sub.1 to the PLL circuit and for allowing the PLL circuit to reach steady state at the known first frequency F.sub.1 ;
- means for applying a known second frequency F.sub.2 to the PLL circuit and for monitoring whether the PLL circuit reaches steady state at the known second frequency F2 within a predetermined target time T.sub.x, said means for monitoring including means for generating a LOCK signal corresponding to whether the PLL circuit reaches steady state at the known second frequency F.sub.2 within the predetermined target time T.sub.x ; and
- means, employing said LOCK signal, for automatically setting the reference current I.sub.r such that a prechosen damping factor .delta. is maintained for the PLL circuit.
- 17. The calibration system of claim 16, wherein said means for automatically setting the reference current I.sub.r includes a digital to analog converter having a plurality of binary weighted input bits and an analog current output based on active ones of the plurality of binary weighted input bits, the analog output current of the digital to analog converter comprising the reference current I.sub.r.
- 18. The calibration system of claim 17, wherein said means for monitoring includes means for sequentially considering the plurality of binary weighted input bits of the digital to analog converter from a highest order bit to a lowest order bit and determining whether the PLL circuit reaches steady state at the known second frequency F.sub.2 within the predetermined target time T.sub.x.
- 19. The integrated system of claim 16, wherein said means for applying a known first frequency F.sub.1 and said means for applying a known second frequency F.sub.2 each employs an adjustable feedback counter disposed within a feedback loop of the PLL circuit, the feedback loop providing the output signal of the PLL to an input of the phase detector means.
- 20. A method for calibrating a phase-locked loop (PLL) circuit in response to a calibration enable signal `CAL` the PLL circuit having a charge pump which receives a reference current I.sub.r and outputs therefrom a proportional source/sink charge current I.sub.c, the PLL circuit further having a prechosen damping factor .delta. which is a function of the charge current I.sub.c, said calibrating method comprising the steps of:
- (a) selecting a known first frequency F.sub.1 and allowing the PLL circuit to reach steady state at the known first frequency F.sub.1 ;
- (b) subsequent to said step (a), selecting a known second frequency F.sub.2 and determining whether the PLL circuit reaches steady state at the known second frequency F.sub.2 within a predetermined target time T.sub.x and providing a LOCK signal representative of whether the PLL circuit reaches steady state at the known second frequency within the predetermined target time T.sub.x ; and
- (c) using the LOCK signal provided in response to said determining of said step (b), automatically setting the reference current I.sub.r such that the prechosen damping factor .delta. is maintained for the PLL circuit.
- 21. The calibrating method of claim 20, wherein said step (c) includes employing a digital to analog converter coupled to the PLL circuit for providing the reference current It, said digital to analog converter having a plurality of binary weighted input bits.
- 22. The calibrating method of claim 21, wherein said step (c) includes repeating said steps (a) & (b) for each bit of said plurality of binary weighted input bits.
- 23. The calibrating method of claim 22, wherein said step (c) includes repeating said steps (a) & (b) from a highest order bit to a lowest order bit of the plurality of binary weighted input bits.
- 24. A calibration system for a phase-locked loop (PLL) circuit having a phase comparator connected to a charge pump which receives a reference current I.sub.r and outputs therefrom proportionately to the reference current I.sub.r charge current I.sub.c to a filter which provides a control voltage V.sub.c to a voltage controlled oscillator (VCO) that provides an output frequency F.sub.0, the PLL circuit having a pre-chosen damping factor .delta. which is a function of the charge current I.sub.c, said calibration system being responsive to a calibration enable signal `CAL`, said calibration system comprising:
- receiving means for receiving the calibration enable signal `CAL`, wherein said receiving means comprises a set/reset latch connected to receive the calibration enable signal `CAL` at a set input thereto; and
- current generation means coupled to the receiving means and to the charge pump, said current generation means including means for automatically setting the reference current I.sub.r in response to the calibration enable signal `CAL` such that the pre-chosen damping factor .delta. is maintained for the PLL circuit.
- 25. A calibration system for a phase-locked loop (PLL) circuit having a phase comparator connected to a charge pump which receives a reference current Ir and outputs therefrom proportionately to the reference current I.sub.r charge current I.sub.c to a filter which provides a control voltage V.sub.c to a voltage controlled oscillator (VCO) that provides an output frequency F.sub.0, the PLL circuit having a pre-chosen damping factor .delta. which is a function of the charge current I.sub.c, said calibration system being responsive to a calibration enable signal `CAL`, said calibration system comprising:
- receiving means for receiving the calibration enable signal `CAL`; and
- current generation means coupled to the receiving means and to the charge pump, said current generation means including means for automatically setting the reference current I.sub.r in response to the calibration enable signal `CAL` such that the pre-chosen damping factor .delta. is maintained for the PLL circuit, and wherein said current generation means includes means for signalling completion of PLL circuit calibration in response to the calibration enable signal `CAL`.
Parent Case Info
This application is a continuation of application Ser. No. 08/189,394, filed Jan. 28, 1994, now abandoned.
US Referenced Citations (15)
Continuations (1)
|
Number |
Date |
Country |
Parent |
189394 |
Jan 1994 |
|