The present invention relates to a phase lock loop, and more specifically, to a system and method for controlling a phase lock loop having two or more control paths.
A phase lock loop (PLL) is a well-known electronic closed loop feedback control circuit typically used for frequency/timing control in a variety of applications. The PLL provides an output signal that is locked in phase of an input reference signal. A voltage controlled oscillator (VCO) is an integral part of the PLL that produces an output frequency signal that varies proportionally to a control voltage input to the VCO. To cover a wide frequency range and get low phase noise, stitched digital bands or one large band may be employed. However, the use of one large band may result in gain variation, and since the oscillation frequency of the VCO may drift with variation in temperature or fabrication processes, a large overlap between the stitched bands may be needed to account for the frequency drift, but such a design may affect other performance characteristics of the PLL, such as tuning range or phase noise. Accordingly, and while existing PLLs may be suitable for their intended purpose, the art of PLLs may be advanced by using alternative methods of controlling the VCO within the PLL.
According to an embodiment of the present invention, a system includes: a phase frequency detector (PFD) having an output switchably connectable and disconnectable to a first signal path via a first switch, and switchably connectable and disconnectable to a second signal path via a second switch; a first filter disposed in the first signal path; a second filter disposed in the second signal path; and, a voltage controlled oscillator (VCO) operatively coupled to the first signal path downstream of the first filter, and operatively coupled to the second signal path downstream of the second filter. The VCO includes: a capacitive device or a current controlling device operatively coupled to the first signal path; and, a bulk terminal operatively coupled to the second signal path.
According to another embodiment of the present invention, a method of operating a phase locked loop, including: generating via a phase frequency detector (PFD) an output signal; switching closed a first signal path having a first filter, and permitting the output signal to transmit along the first signal path wherein the first filter filters the output signal and produces a first filtered control signal; switching closed a second signal path having a second filter, and permitting the output signal to transmit along the second signal path wherein the second filter filters the output signal and produces a second filtered control signal; applying the first filtered control signal to a capacitive device of a voltage controlled oscillator (VCO), wherein the first filtered control signal affects a capacitance of the capacitive device and an oscillating frequency of the VCO; and applying the second filtered control signal to a bulk terminal of the VCO, wherein the second filtered control signal affects a parasitic capacitance at the bulk terminal of the VCO and the oscillating frequency of the VCO
Reference is now made to
The VCO 200, and particularly the MOS transistors 206, 208, unavoidably have parasitic capacitances, which includes a parasitic capacitance of a parasitic drain-bulk diode at the bulk terminals 214, 216 of the transistors 206, 208. The parasitic diodes are depicted schematically in
Cpn,diode=Cjo/SQRT(1±(VBD/(Vbi(T))));
where: Cpn,diode=pn junction diode capacitance; Cjo=zero bias junction capacitance; VBD=reverse bias voltage of the diode; and, Vbi=built-in potential as a function of temperature T.
As depicted in
It will be appreciated from the foregoing that the number of auxiliary control paths to the VCO 200 may be varied depending on how many transistor bulk terminals the VCO 200 has for affecting the parasitic capacitances of the associated parasitic drain-bulk diodes. Any number of auxiliary control paths is contemplated and considered to be within the scope of the invention disclosed herein.
In an embodiment, the VCO 200 may operate in a first state with the first switch 302 open and the second switch 402 closed, may operate in a second state with the first switch 302 closed and the second switch 402 open, and may operate in a third state with the first switch 302 closed and the second switch 402 closed. The first state of operation may be useful for calibrating the PLL circuit 100 to compensate for temperature or process variations, the second state of operation may be useful for controlling a work cycle of the PLL circuit 100 after calibration, and the third state of operation may be useful for providing dual path control of the PLL circuit 100. In an embodiment operating in the third state of operation, the second signal path 400 may be used as a background path with slow constants that react when the first (normal) signal path 300 has reached its tuning limits. By selective switching of the first switch 302, the second switch 402, or other switches (represented by ellipses 500 for example), a dual or multi control path self-healing PLL may be achievable.
Reference is now made to
From the foregoing, it will be appreciated that an embodiment includes a method of operating a PLL circuit 100. For example, in an embodiment with reference to
In an embodiment, the method of operating the PLL circuit 100 includes the first filtered control signal 308 and the second filtered control signal 408 (and 508) being applied concurrently with each other.
In an embodiment, the method of operating the PLL circuit 100 includes the first filtered control signal 308 and the second filtered control signal 408 (and 508) are applied independently of each other.
In an embodiment, the method of operating the PLL circuit 100 includes: generating 612 via the VCO 200 an output signal 107; providing 614 the output signal 107 of the VCO 200 to the PFD 102 via a feedback signal path 110; and providing 602 a reference signal 104 to the PFD 102.
In an embodiment, the method of operating the PLL circuit 100 includes: reducing 616 a frequency of the output signal 107 of the VCO 200 in the feedback signal path 110, and providing the reduced frequency feedback signal 106 to the PFD 102.
In an embodiment, the method of operating the PLL circuit 100 includes: controlling 608 a magnitude of charge of the control signal 112 in the first signal path 300 via a first charge pump 304.
In an embodiment, the method of operating the PLL circuit 100 includes: controlling 708 a magnitude of charge of the control signal 112 in the second signal path 400 via a second charge pump 404.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
7019598 | Duncan et al. | Mar 2006 | B2 |
7116183 | Wu | Oct 2006 | B2 |
7345550 | Bellaouar et al. | Mar 2008 | B2 |
7706767 | Wu | Apr 2010 | B2 |
8125254 | Ding | Feb 2012 | B1 |
8531218 | Chen | Sep 2013 | B1 |
8564340 | Liu et al. | Oct 2013 | B2 |
20050046494 | Lee | Mar 2005 | A1 |
20050068117 | Banerjee | Mar 2005 | A1 |
20050231297 | Aparin et al. | Oct 2005 | A1 |
20060267693 | Buell | Nov 2006 | A1 |
20080007364 | Chiba | Jan 2008 | A1 |
20090085679 | Jennings et al. | Apr 2009 | A1 |
20100253402 | Awata | Oct 2010 | A1 |
20100264964 | Furuta | Oct 2010 | A1 |
20110080199 | Yen | Apr 2011 | A1 |
20120146692 | Yun | Jun 2012 | A1 |
20130027101 | Cherkassky | Jan 2013 | A1 |
20130257494 | Nikaeen | Oct 2013 | A1 |
20130300471 | Yang | Nov 2013 | A1 |
20130342247 | Chern | Dec 2013 | A1 |
20150180414 | Lee | Jun 2015 | A1 |
20150180486 | Shanan et al. | Jun 2015 | A1 |
20150372682 | Alexeyev | Dec 2015 | A1 |
20160006442 | Lahiri | Jan 2016 | A1 |
20160036453 | Frank | Feb 2016 | A1 |
Entry |
---|
Wang et al., “Continuously Auto-Tuned and Self-Ranged Dual-Path PLL Design with Hybrid AFC”, IC Design & Technology (ICICDT), 2011 IEEE International Conference, May 2-4, 2011, pp. 1-4. |
Wu-Hsin Chen et al., “Self-Healing Phase-Locked Loops in Deep-Scaled CMOS Technologies”, IEEE Design & Test of Computers, Nov./Dec. 2010, pp. 18-25. |