Claims
- 1. A circuit for providing an output signal that is the ratio of two input signals, said circuit comprising:means for receiving a divisor input signal and a dividend input signal; and means for providing a quotient signal having a phase modulation index proportional to the ratio of said dividend input signal to said divisor input signal.
- 2. The circuit of claim 1 further comprising:means for phase demodulating said quotient signal to provide an output signal as a baseband signal.
- 3. The circuit of claim 2 wherein said providing means is an Armstrong phase modulator modified to have its modulation sensitivity controllable.
- 4. The circuit of claim 2 wherein said quotient signal may include amplitude modulation and wherein said circuit further includes:means for removing any said amplitude modulation from said quotient signal.
- 5. The circuit of claim 4 wherein said removing means is a limiter inserted ahead of said phase demodulating means.
- 6. The circuit of claim 1 wherein said providing means includes a vector modulator having cartesian inputs.
- 7. The circuit of claim 1 wherein said providing means includes an I/Q modulator where the Q input receives the dividend input signal and wherein the I input receives the divisor input and the LO input receives a carrier source input.
- 8. The circuit of claim 1 wherein said providing means includes an I/Q modulator where the I input receives the dividend input signal and wherein the Q input receives the divisor input and the LO input receives a carrier source input.
- 9. The circuit of claim 2 wherein said phase demodulating means receives as one input said quotient signal and receives as a second input a non-phase shifted amplified carrier signal.
- 10. The circuit of claim 9 wherein said phase demodulator means is a multiplier.
- 11. The circuit of claim 10 wherein an output signal of said multiplier is low pass filtered.
- 12. A circuit for dividing a first analog signal by a second analog signal, said circuit comprising:a double side band suppressed carrier modulator for accepting said first analog signal and for accepting a sine wave carrier signal; an amplitude modulator for accepting said second analog signal and for accepting a phase shifted carrier signal; an adder for combining the outputs of said double side band suppressed carrier modulator and said amplitude modulator; and a phase demodulator for accepting said carrier signal and for accepting the output of said adder, said phase demodulator providing, as an output, a signal which is said first signal divided by said second signal.
- 13. The circuit of claim 12 wherein at least one of said double side band suppressed carrier modulator, said amplitude modulator and said phase modulator is a multiplier circuit.
- 14. The circuit of claim 12 further including:a limiter for accepting the output from said adder prior to said output being supplied to said phase modulator.
- 15. A circuit for processing input signals, said circuit comprising:a first multiplier having one input for accepting one of said input signals and a second input for accepting a sine wave carrier signal; a second multiplier having one input for accepting a second one of said input signals and a second input for accepting a signal which has been phase shifted from said sine wave carrier; an adder for adding the outputs of said multipliers to provide an added output signal; and a third multiplier having one input for accepting said added output signal, a second input for accepting said sine wave carrier signal so as to provide an output signal which is the quotient of said first signal divided by said second signal.
- 16. The circuit of claim 15 further comprising:a limiter for stripping off at least a portion of the amplitude modulation of said added output signal.
- 17. An analog divider circuit, comprising:a first input line for receiving a first analog signal; a second input line for receiving a second analog signal; a first amplitude modulator for amplitude modulating a first carrier signal by said first analog signal; a second amplitude modulator for amplitude modulating a second carrier signal by said second analog signal, wherein said second carrier signal is out-of-phase relative to said first carrier signal by ninety degrees; an adder for adding output signals from said first amplitude modulator and said second amplitude modulator; and a phase demodulator for demodulating an output signal from said adder to generate an analog quotient signal with an amplitude that is a ratio of amplitudes of said first analog signal and said second analog signal.
- 18. The analog divider of claim 17 further comprising:a limiter disposed between said adder and said phase demodulator.
- 19. The analog divider of claim 17 further comprising:a low pass filter for filtering said analog quotient signal.
- 20. A method of operating a divider circuit, comprising:receiving first and second analog signals; amplitude modulating first and second carrier signals, that are ninety degrees out-of-phase, respectively by said first and second analog signals; combining said first and second amplitude modulated carrier signals to generate a phase modulated combined signal; and phase demodulating said phase modulated combined signal to generate a quotient signal with an amplitude that is a ratio of amplitudes of said first and second analog signals.
- 21. The method of claim 20 further comprising:filtering said quotient signal.
- 22. The method of claim 20 further comprising:limiting said phase modulated first carrier signal after performing said combining.
- 23. An analog divider circuit, comprising:a vector modulator receiving first and second input signals, wherein said vector modulator is operable to perform phase modulation using said first and second input signals to generate a modulation domain signal with a modulation index that is proportional to a ratio of said first and second input signals; and a phase demodulator coupled to said vector modulator to receive said modulation domain signal, wherein said phase demodulator generates a quotient signal with an amplitude that is a ratio of amplitudes of said first and second analog signals.
- 24. The analog divider circuit of claim 23, wherein said vector modulator amplitude modulates a carrier signal by said first signal to generate a third signal, amplitude modulates said carrier signal by said second signal to generate a fourth signal, phase-shifts said fourth signal, and adds said third signal to said phase-shifted fourth signal.
- 25. The analog divider circuit of claim 23 further comprising:a low pass filter for rejecting spurious signals near a second harmonic of said carrier.
CROSS-REFERENCE TO RELATED APPLICATIONS
The present application is related to concurrently filed, co-pending, and commonly assigned U.S. patent application Ser. No. 10/328,298, filed Dec. 23, 2002, entitled “SYSTEMS AND METHODS FOR CORRECTING GAIN ERROR DUE TO TRANSITION DENSITY VARIATION IN CLOCK RECOVERY SYSTEMS”; U.S. patent application Ser. No. 10/328,363, filed Dec. 23, 2002, entitled “PHASE LOCKED LOOP DEMODULATOR AND DEMODULATION METHOD USING FEED-FORWARD TRACKING ERROR COMPENSATION”; and U.S. patent application Ser. No. 10/328,358, filed Dec. 23, 2003, entitled “SYSTEMS AND METHODS FOR CORRECTING PHASE LOCKED LOOP TRACKING ERROR USING FEED-FORWARD PHASE MODULATION”, the disclosures of which are hereby incorporated herein by reference.
US Referenced Citations (6)
Non-Patent Literature Citations (5)
Entry |
U.S. patent application Ser. No. 10/328,363 Karlquist, filed Dec. 23, 2002. |
U.S. patent application Ser. No. 10/328,298 Karlquist, filed Dec. 23, 2002. |
U.S. patent application Ser. No. 10/328,358 Karlquist, filed Dec. 23, 2002. |
Armstrong, Edwin H, “A Method of Reducing Disturbances in Radio Signalling by a System of Frequency Modulation”, Proc. IRE, vol. 24, No. 5, May 1936, p. 689ff. |
Jaffe, D.L., “Armstrong's Frequency Modulator”, Proc. IRE, vol. 26, No. 4, Apr. 1938, p. 475ff. |