| MC88110 Second Generation RISC Microprocesser User+s Manual, 1991. |
| Dahlgren and Stenstrom, "Effectiveness of Hardware-Based Stride and Sequential Prefetcthing in Shared-Memory Multiprocessors", High Performance Computer Architecture, 1995 Symposium, pp. 68-77, Feb. 1995. |
| Chen and Baer, "Effective Hardware-Based Data Prefetching for High-Performance Processors", IEEE Transactions on Computers, V.44, No. 5, pp. 609-623, May 1995. |
| Chiueh, Tzi-cker, "Sunder: A Programmable Hardware Prefetch Architecture for Numerical Loops", Supercomputing '94, pp. 488-497. |
| Farkas, Jouppi, and Chow, "How Useful Are Non-blocking Loads, Stream Buffers and Speculative Execution in Multiple Issue Processors", High Performance Computer Architecture, 1995 Symposium, pp. 78-89, Feb. 1995. |
| Palacharla and Kessler, "Evaluating Stream Buffers as a Secondary Cache Replacement", Computer Architecture, 1994 International Symposium, pp. 24-33. |
| Evaluating Stream Buffers as a Secondary Cache Replacement, S.Palacharla and R. Kessler, 1994 IEEE 1063-6879/94. |
| U.S. application No. 08/442,740. |