Claims
- 1. A delay line for delaying an input signal between input and output lines thereof, the delay line comprising:
first and second substantially identical blocks of delay elements, said first block of delay elements being coupled to receive said input signal on said input line; a first inverter coupled to an output of said first block of delay elements for providing an inverted delayed signal to said second block of delay elements; and a second inverter substantially identical to said first inverter coupled to an output of said second block of delay elements for providing a re-inverted delayed signal on said output line.
- 2. The delay line of claim 1 wherein said delay elements comprise delay inverters.
- 3. The delay line of claim 2 wherein said delay inverters comprise voltage controlled delay inverters.
- 4. The delay line of claim 3 further comprising:
at least one control line coupled to each of said voltage controlled delay inverters for furnishing a control voltage signal thereon for selectively altering delay characteristics of said voltage controlled delay inverters.
- 5. The delay line of claim 4 wherein each of said voltage controlled delay inverters comprise:
first and second strings of series connected switching devices coupled between supply and reference voltage lines, each of said switching devices also including a control terminal thereof, said first string of series connected switching devices for receiving said input signal and said control voltage signal at said control terminals thereof and providing an intermediate signal on a first node thereof, said second string of series connected switching devices coupled to receive said control voltage signal and said intermediate signal at said control terminals thereof and providing a delayed output signal at a second node thereof.
- 6. The delay line of claim 5 wherein said first and second strings of series connected switching devices comprise MOS transistors.
- 7. The delay line of claim 6 wherein said MOS transistors comprise series connected pairs of P-channel and N-channel devices.
- 8. The delay line of claim 1 wherein each of said first and second block of delay elements comprise an even number of delay elements.
- 9. The delay line of claim 1 wherein each of said first and second block of delay elements comprise at least ten delay elements.
- 10. The delay line of claim 1 further comprising:
a phase comparator for coupled to receive said input signal on a first input thereof; a fast/slow latch coupled to an output of said phase comparator; and a delay voltage control circuit coupled to an output of said fast/slow latch, said delay line being coupled to receive said control voltage signal from said fast/slow latch circuit and provide said re-inverted delayed signal to a second input of said phase comparator.
- 11. The delay line of claim 10 further comprising:
a fixed delay line intermediate said delay line and said second input of said phase comparator.
- 12. A method for delaying a signal received on an input line and providing a delayed output signal on an output line, said method comprising:
providing first and second substantially identical blocks of delay elements; coupling said first block of delay elements to receive said input signal on said input line; providing first and second substantially identical inverters; coupling said first inverter to an output of said first block of delay elements; providing an inverted delayed signal to said second block of delay elements at an output of said first inverter; receiving said inverted delay signal at an input of said second block of delay elements; and coupling said second inverter to an output of said second block of delay elements for providing said delayed signal on said output line.
- 13. The method of claim 12 wherein said step of providing first and second blocks of delay elements is carried out by means of delay inverters.
- 14. The method of claim 12 wherein said step of providing first and second blocks of delay elements is carried out by means of voltage controlled delay inverters.
- 15. The method of claim 14 further comprising the step of:
furnishing at least one control voltage to said voltage controlled delay inverters.
- 16. The method of claim 12 wherein said step of providing first and second blocks of delay elements is carried out by an even number of delay elements in each of said first and second blocks.
- 17. The method of claim 16 wherein said step of providing first and second blocks of delay elements is carried out by at least ten delay elements in each of said first and second blocks.
CROSS REFERENCE TO RELATED PATENT APPLICATIONS
[0001] The present invention is related to the subject matter disclosed in U.S. patent applications Ser. No. [UMI 309/80450.0038] for: “System and Method of Compensating for Non-Linear Voltage-to-Delay Characteristics in a Voltage Controlled Delay Line” and [UMI 300/80450.0029] for: “Low Power Consumption Integrated Circuit Delay Locked Loop and Method for Controlling the Same”, both filed on even date herewith and assigned to Mosel Vitelic, Inc., assignee of the present invention, the disclosures of which are specifically incorporated herein by this reference.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09542511 |
Apr 2000 |
US |
| Child |
10007875 |
Nov 2001 |
US |