| Number | Name | Date | Kind |
|---|---|---|---|
| 5617325 | Schaefer | Apr 1997 | A |
| 5675502 | Cox | Oct 1997 | A |
| 5841672 | Spyrou et al. | Nov 1998 | A |
| 5872717 | Yu et al. | Feb 1999 | A |
| 6014510 | Burks et al. | Jan 2000 | A |
| 6047117 | Kahng et al. | Apr 2000 | A |
| 6314546 | Muddu | Nov 2001 | B1 |
| 6347393 | Alpert et al. | Feb 2002 | B1 |
| Entry |
|---|
| Quin et al “Modeling the “Effective Capacitance” for the RC Interconnect of CMOS Gates”, IEEE, 1994.* |
| Arunachalam et al “CMOS Gate Delay Models for General RLC Loading”, IEEE, 1997.* |
| Kahng, Andrew B., et al., Delay Models for MCM Interconnects when Response is Non-Monotone, IEEE, pp. 102-107, (1997). |
| Mecha, H., et al., Interconnection Delay and Clock Cycle Selection in High Level Synthesis, IEEE, pp. 504-505, (1996). |