This application claims priority to Indian Provisional Patent Application No. 1005/CHE/2006, filed Jun. 8, 2006, and Indian Non-Provisional Patent Application No. E/2/115/2007, filed Jun. 8, 2007, which are incorporated herein in by reference.
1. Technical Field
The present invention relates generally to Circuits, specifically Integrated Circuits (ICs) and, more particularly, to systems and methods for improving the dynamic performance in an Integrated circuit such as an Analog to Digital Converter.
2. Discussion of Prior Art
Analog to Digital Converters (ADC) are well-known circuitries and widely used in many electronic devices. They convert an analog input signal into a digital output signal as a number of bits. Such conversions are typically not 100% accurate and such inaccuracy gives rise to various artifacts including quantization noise and harmonic distortion. These artifacts may be problematic in that the purity of the digital output signal is often of great significance for those applications where an A/D conversion is required. As such, one objective of the invention is to remove these artifacts.
Total Harmonic Distortion (THD) is a common issue faced in many of the high speed ADCs in use today. The total harmonic distortion (THD) of a signal is defined as the ratio of the sum of the powers of all harmonic frequencies above the fundamental frequency to the power of the fundamental frequency. It has been shown that errors in an ADC, such as THD and Spurious Free Dynamic Range (SFDR) tend to occur at the same or multiples of the analog input signal frequency. In other words, these errors occur repeatedly at all of the harmonic frequencies above the fundamental frequency of the input signal. This is significant due to the fact that in many systems, random noise may be tolerable but the noise which is attributable to the harmonic frequencies of the input may not be tolerable.
Hence, there is a need for a system and method to improve the dynamic performance in an analog to digital converter by removing the harmonic noise.
The present invention provides improved performance in an Integrated Circuit, such as an Analog-to-Digital Converter by improving the dynamic performance via randomization of the differential mismatch.
According to one aspect of the invention, a method for improving the dynamic performance of an Integrated Circuit comprises the steps of: randomly multiplying an input signal of the analog-to-digital converter with a pseudo random bit sequence in an input stage to produce a modified input signal; processing the modified input signal in the analog-to-digital converter to generate a modified digital output signal; and multiplying the modified digital output signal with the pseudo random bit sequence used at the input stage to produce a final digital output signal, whereby even harmonics in the final digital output signal are randomized.
According to yet another aspect of the invention, an Integrated Circuit provides improved dynamic performance by randomizing the differential mismatch, according to the disclosed embodiments. The Integrated Circuit includes, a pseudo random bit sequence generator for generating a pseudo random bit sequence, a plurality of sampling switches coupled to an analog signal input for modifying the analog input signal in accordance with the pseudo random bit sequence in an input stage, and means for multiplying a digital output signal from the ADC with the same pseudo random bit sequence used in the input stage whereby even harmonics in the final digital output signal are randomized.
These and other objects, features and advantages of the invention will be apparent from a consideration of the following Detailed Description Of The Invention considered in conjunction with the drawing Figures, in which:
The present invention is directed to a system, apparatus and method for improving the dynamic performance of an integrated circuit, such as an analog-to-digital integrated circuit, by randomizing the differential mismatch.
In operation, prior to applying an analog input signal to an input stage of the ADC 102, the analog input signal is first multiplied by a random bit sequence that is output from the pseudo random bit sequence generator. In the presently described embodiment, the random bit sequence is a series of +1 and −1 values. In some embodiments, the bit sequence may use other values, the general rule being multiplication by +x and −1/x values.
The output of the multiplication of the analog input signal with the random bit sequence is applied to the input of the ADC 102 as a modified analog input signal. The ADC 102 converts the modified analog input signal into a corresponding digital output signal. The digital output signal is then multiplied by the same random bit sequence used at the input stage.
By way of example, the output of the ADC is given as follows for a generalized analog input signal, f (x),
It is instructive to note that as a result of the multiplication, all even harmonics (i.e.,2nd, 4th, 6th order harmonics and so on) in the ADC are randomized, and all odd harmonics (i.e., 3rd, 5th, 7th and so on) remains the same. Also, memory in the system gets randomized and becomes noise.
One drawback with the present method is that any offset in the ADC appears as noise. An offset correction circuit is provided to solve this problem. The offset can be calibrated at a configuration stage, prior to actual use. In one embodiment, the ADC uses two internal bits to help in correcting the offset to a much higher accuracy than the number of bits in the ADC.
With reference now to
At step 202, the input signal supplied to the ADC 102 by multiplying the input signal randomly with a pseudo random bit sequence in an input stage. The input signal is multiplied by +1 or −1. The choice of multiplication with the pseudo random bit is random.
At step 204, after multiplication, the modified analog input signal is supplied to the ADC 102.
At step 206, the modified analog input signal is processed in the ADC 102 to generate a modified digital output signal.
At step 208, the modified digital output signal is multiplied with the same pseudo random bit as multiplied in the input stage. This multiplication scheme ensures the even harmonics (2nd order harmonics, 4th order harmonics, 6th order harmonics etc.) are randomized and the odd harmonics (1st order harmonics, 3rd order harmonics, 5th order harmonics etc.) remain the same.
The ADC converts the modified input signal into a corresponding modified digital output signal. In accordance with a key aspect of the invention, the modified digital output signal is multiplied again with the same pseudo-random bit sequence applied at the input stage, namely, either +1 or −1. This multiplication is easier to perform at the output stage, as it is in a digital form.
It should be appreciated that the particular exemplary embodiment of
It should be appreciated, that while embodiments of the present application describe the inventive principals using an analog-to-digital converter circuit, the invention is more broadly applicable to improving the dynamic performance of other integrated circuits, such as, for example, a switched capacitor circuit.
Those skilled in the art will recognize that a wide variety of modifications, alterations, and combinations can be made with respect to the above described embodiments without departing from the spirit and scope of the invention, and that such modifications, alterations, and combinations are to be viewed as being within the ambit of the inventive concept. It should particularly be noted that these teachings are applicable to any IC where differential mismatch needs to be randomized.
The forgoing description sets forth numerous specific details to convey a thorough understanding of the invention. However, it will be apparent to one skilled in the art that the invention may be practiced without these specific details. Well-known features are sometimes not described in detail in order to avoid obscuring the invention. Other variations and embodiments are possible in light of above teachings, and it is thus intended that the scope of invention not be limited by this Detailed Description, but only by the following Claims.
Number | Name | Date | Kind |
---|---|---|---|
5220326 | Ledzius et al. | Jun 1993 | A |
5387914 | Mangelsdorf | Feb 1995 | A |
5493298 | Bartz | Feb 1996 | A |
5627535 | Ichimura et al. | May 1997 | A |
5745061 | Norsworthy et al. | Apr 1998 | A |
6064328 | Scheidig et al. | May 2000 | A |
6175321 | Frannhagen et al. | Jan 2001 | B1 |
6462685 | Korkala | Oct 2002 | B1 |
6535157 | Garrity et al. | Mar 2003 | B1 |
6639532 | Liu et al. | Oct 2003 | B1 |
6661214 | Hann et al. | Dec 2003 | B1 |
6822601 | Liu et al. | Nov 2004 | B1 |
6825790 | Chou | Nov 2004 | B2 |
6891493 | Whittaker et al. | May 2005 | B2 |
6963300 | Lee | Nov 2005 | B1 |
6970120 | Bjornsen | Nov 2005 | B1 |
7015851 | Bruhns et al. | Mar 2006 | B1 |
7015853 | Wolff et al. | Mar 2006 | B1 |
7107175 | Maloberti et al. | Sep 2006 | B2 |
7158443 | Lin | Jan 2007 | B2 |
7248199 | Asano et al. | Jul 2007 | B2 |
7253686 | Ali | Aug 2007 | B2 |
7285996 | Fiedler | Oct 2007 | B2 |
7286075 | Hennessy et al. | Oct 2007 | B2 |
20050007267 | Zogakis et al. | Jan 2005 | A1 |
20050212575 | Kim | Sep 2005 | A1 |
20070030753 | Kwak | Feb 2007 | A1 |
20070046345 | Tai et al. | Mar 2007 | A1 |
20080054963 | Masenas | Mar 2008 | A1 |
20080143565 | Moore et al. | Jun 2008 | A1 |
Number | Date | Country |
---|---|---|
WO 9963414 | Dec 1999 | WO |
Number | Date | Country | |
---|---|---|---|
20070285297 A1 | Dec 2007 | US |