The present disclosure relates generally to photovoltaic devices and more specifically, but not exclusively, to systems and methods for maximizing the power or energy generated and the overall efficiency of one or more solar cells, for example, by applying and adjusting an external electric field across the solar cells.
A solar cell (also called a photovoltaic cell) is an electrical device that converts the energy of light directly into electricity by a process known as “the photovoltaic effect.” When exposed to light, the solar cell can generate and support an electric current without being attached to any external voltage source.
The most common solar cell consists of a p-n junction 110 fabricated from semiconductor materials (e.g., silicon), such as in a solar cell 100 shown in
The p-n junction 110 is encapsulated between two conductive electrodes 101a, 101b. The top electrode 101a is either transparent to incident (solar) radiation or does not entirely cover the top of the solar cell 100. The electrodes 101a, 101b can serve as ohmic metal-semiconductor contacts that are connected to an external load 30 that is coupled in series. Although shown as resistive only, the load 30 can also include both resistive and reactive components.
Typically, multiple solar cells 100 can be coupled (in series and/or parallel) together to form a solar panel 10 (shown in
Returning to
If the photon is absorbed, its energy is given to an electron in the solar cell material. Usually this electron is in the valence band and is tightly bound in covalent bonds between neighboring atoms, and hence unable to move far. The energy given to the electron by the photon “excites” the electron into the conduction band, where it is free to move around within the solar cell 100. The covalent bond that the electron was previously a part of now has one fewer electron—this is known as a hole. The presence of a missing covalent bond allows the bonded electrons of neighboring atoms to move into the hole, leaving another hole behind. In this way, a hole also can move effectively through the solar cell 100. Thus, photons absorbed in the solar cell 100 create mobile electron-hole pairs.
The mobile electron—hole pair diffuses or drifts toward the electrodes 101a, 101b. Typically, the electron diffuses/drifts towards the negative electrode, and the hole diffuses/drifts towards the positive electrode. Diffusion of carriers (e.g., electrons) is due to random thermal motion until the carrier is captured by electrical fields. Drifting of carriers is driven by electric fields established across an active field of the solar cell 100. In thin film solar cells, the dominant mode of charge carrier separation is drifting, driven by the electrostatic field of the p-n junction 110 extending throughout the thickness of the thin film solar cell. However, for thicker solar cells having virtually no electric field in the active region, the dominant mode of charge carrier separation is diffusion. The diffusion length of minor carriers (i.e., the length that photo-generated carriers can travel before they recombine) must be large in thicker solar cells.
Ultimately, electrons that are created on the n-type side of the p-n junction 110, “collected” by the p-n junction 110, and swept onto the n-type side can provide power to the external load 30 (via the electrode 101a) and return to the p-type side (via the electrode 101b) of the solar cell 100. Once returning to the p-type side, the electron can recombine with a hole that was either created as an electron-hole pair on the p-type side or swept across the p-n junction 110 from the n-type side.
As shown in
The cost of the solar cell 100 or the solar panel 10 is typically given in units of dollars per watts of peak electrical power that can be generated under normalized conditions. High-efficiency solar cells decrease the cost of solar energy. Many of the costs of a solar power system or plant are proportional to the number of solar panels required as well as the (land) area required to mount the panels. A higher efficiency solar cell will allow for a reduction in the number of solar panels required for a given energy output and the required area to deploy the system. This reduction in the number of panels and space used might reduce the total plant cost, even if the cells themselves are more costly.
The ultimate goal is to make the cost of solar power generation comparable to, or less than, conventional electrical power plants that utilize natural gas, coal, and/or fuel oil to generate electricity. Unlike most conventional means of generating electric power that require large centralized power plants, solar power systems can be deployed at large centralized locations by electric utilities, on commercial buildings to help offset the cost of electric power, and even on a residence by residence basis.
Recent attempts to reduce the cost and increase the efficiency of solar cells include testing various materials and different fabrication techniques used for the solar cells. Another approach attempts to enhance the depletion region formed around the p-n junction 110 for enhancing the movement of charge carriers through the solar cell 100. For example, see U.S. Pat. No. 5,215,599, to Hingorani, et al. (“Hingorani”), filed on May 3, 1991, and U.S. Pat. No. 8,466,582, to Fornage (“Fornage”), filed on Dec. 2, 2011, claiming priority to a Dec. 3, 2010 filing date, the disclosures of which are hereby incorporated by reference in their entireties and for all purposes.
However, these conventional approaches for enhancing the movement of charge carriers through the solar cell 100 require a modification of the fundamental structure of the solar cell 100. Hingorani and Fornage, for example, disclose applying an external electric field to the solar cell using a modified solar cell structure. The application of the external electric field requires a voltage to be applied between electrodes inducing the electric field (described in further detail with reference to equation 2, below). Without modifying the fundamental structure of the solar cell 100, applying the voltage to the existing electrodes 101a, 101b of the solar cell 100 shorts the applied voltage through the external load 30. Stated in another way, applying voltage to the electrodes 101a, 101b of the solar 100 is ineffective for creating an external electric field and enhancing the movement of charge carriers. Accordingly, conventional approaches—such as disclosed in Hingoriani and Fornage—necessarily modify the fundamental structure of the solar cell 100, such as by inserting an external (and electrically isolated) set of electrodes on the base of the solar cell 100. There are several disadvantages with this approach.
For example, the external electrodes must be placed on the solar cell 100 during the fabrication process—it is virtually impossible to retrofit the external electrodes to an existing solar cell or panel. This modification to the fabrication process significantly increases the cost of manufacturing and decreases the manufacturing yield. Additionally, placement of the external electrodes over the front, or incident side, of the solar cell 100 reduces the optical energy which reaches the solar cell 100, thereby yielding a lower power output.
As a further disadvantage, to yield significant improvements in power output of the solar cell 100, sizeable voltages must be applied to the external electrodes of the solar cell 100. For example, Fornage discloses that voltages on the order of “1,000's” of volts must be placed on the external electrodes for the applied electric field to be effective and increase the power output of the solar cell 100. The magnitude of this voltage requires special training for servicing as well as additional high voltage equipment and wiring that does not presently exist in existing or new solar panel deployments. As an example, an insulation layer between the external electrodes and the solar cell 100 must be sufficient to withstand the high applied voltage. In the event of a failure of the insulation layer, there is a significant risk of damage to not only the solar cell 100, but also all solar panels 10 connected in series or parallel to the failed solar cell as well as the external load 30 (or the inverter 31).
As a further disadvantage, varying illumination conditions (e.g., due to cloud coverage of the sun and/or normal weather fluctuations) can cause instability in the power output of conventional solar cells and solar panels. For example, with reference to
In view of the foregoing, a need exists for an improved solar cell system and method for increased efficiency and power output, such as with increased mobility of electron-hole pairs, in an effort to overcome the aforementioned obstacles and deficiencies of conventional solar cell systems.
It should be noted that the figures are not drawn to scale and that elements of similar structures or functions are generally represented by like reference numerals for illustrative purposes throughout the figures. It also should be noted that the figures are only intended to facilitate the description of the preferred embodiments. The figures do not illustrate every aspect of the described embodiments and do not limit the scope of the present disclosure.
Since currently-available solar cell systems fail to maximize the power output of a photovoltaic cell, a solar cell system that increases the mobility of electron-hole pairs and reduces the recombination current in a semiconductor material can prove desirable and provide a basis for a wide range of solar cell systems, such as to increase the efficiency and power output of solar cells configured as a solar panel. This result can be achieved, according to one embodiment disclosed herein, by a solar cell management system 300 as illustrated in
Turning to
In another embodiment, the solar cell management system 300 can be suitable for use with multiple solar cells 100, such as the solar panels 10 shown in
As shown in
Furthermore, the electric field 250 applied to the photovoltaic device 200 can be static or time varying as desired. In the case where the electric field 250 is time varying, the electric field 250 has a time averaged magnitude that is non-zero. Stated in another way, the net force on the electrons and holes is non-zero to provide increased mobility in the electron-hole pairs of the photovoltaic device 200.
If applied to the conventional solar cell 100 of
In Equation 1, E represents the electric field 250, VApp is the voltage applied externally to the photovoltaic device 200, VP is the voltage output of the photovoltaic device 200 (e.g., ˜30 volts), and t is the thickness of the semiconductor material in the photovoltaic device 200 from electrode 101a to 101b. For example, assuming VApp−VP=200 Volts (nominally) and a thickness t of about 0.02 cm, the electric field 250 is about 10K Volts/cm. It can be seen from Equation 1 that as the thickness t of the photovoltaic device 200 decreases (e.g., less than 0.01 cm), higher electric fields 250 can be generated using the same or lower voltages.
As discussed above, the photovoltaic device 200 typically drives an external load, such as the load 30 of the solar cell 100. With reference to Equation 1, if applying an external voltage VApp directly to the photovoltaic device 200 that drives the external load 30, the external load 30 can include resistive components that draw current from the source of the applied voltage VApp. Stated in another way, applying the external voltage VApp to the photovoltaic device 200 can effectively deliver power to the overall circuit represented by Equation 2:
In Equation 2, RL represents the impedance of the external load 30. In some cases, the input power can be substantially greater than the power output of the photovoltaic device 200. Accordingly, the solar cell management system 300 is configured to apply the electric field 250 across the photovoltaic device 200 without injecting more energy than the photovoltaic device 200 is capable of producing or more energy than would be gained by applying the electric field across the photovoltaic device 200.
The solar cell management system 300 can apply the external voltage VApp to the photovoltaic device 200 using any suitable means described herein, including using a switch 55 as shown in
The voltage source 50 can include any suitable means for maintaining a constant voltage, including ideal voltage sources, controlled voltage sources, and so on. However, in some embodiments—such as the embodiment shown below with reference to
For example, the switch 55 connects the solar panels 10 with the voltage source 50 in a first position (as shown with the arrow in the switch 55 of
Application of the electric field 250 to the solar panels 10 can increase the current and power output of the solar panels 10 by a predetermined amount when the solar panels 10 subsequently are connected to the inverter 31 in the second position. The predetermined amount is dependent upon an intensity of light incident on the solar panels 10, the voltage applied VAPP to the solar panels 10 by the voltage source 50, the thickness of the solar panels 10, the frequency f that the voltage source 50 is connected to the solar panels 10, and the duty cycle of the switching process between the first position and the second position—with the duty cycle being defined as the amount of time that the solar panels 10 are connected to the voltage source 50 divided by 1/f the switching time (i.e., multiplied by the frequency f or divided by the total period of the signal). It should be noted that the switch duration time D, the switching frequency f, and the duty cycle are all interrelated quantities such that quantifying any two of the quantities allows for determination of the third quantity. For example, specifying the switching frequency and the duty cycle allows for determination of the switch duration time D. For example, under high intensity light conditions, the improvement in power output can be on the order of 20%; under low light conditions, 50+%.
The embodiment shown in
In some embodiments, an energy storage device—such as a capacitor 41, an inductor 42, and/or a battery 43—can be placed before the inverter 31 to mitigate any voltage drop-out being seen by the inverter 31 while the switch 55 is in the first position. Accordingly, while the inverter 31 (i.e., load) is disconnected from the solar panels 10 when the switch 55 is in the first position and the electric field 250 is being established across the solar panels 10 (i.e., switching time D shown in
Therefore, a constant voltage from the voltage source 50—which in turn creates the electric field 250—need not be applied continuously to see an improvement in the power output of the solar panels 10. For example, with duration switching times D of nominally 10-2000 ns, VApp's of nominally 100-500+ Volts, and a switching frequency f of 20μ seconds, the duty cycle of nominally 0.1-10% can be used. The inductor 42, the capacitor 41, and/or the battery 43 are chosen to be of sufficient size to provide enough discharge while the solar panels 10 are disconnected while the electric field 250 is being placed across the solar panels 10 so as not to cause a drop out on the output of the inverter 31.
For example, the size of the capacitor 41 that is placed across the load (e.g., the inverter 31) is determined by the acceptable voltage droop that the inverter 31 can tolerate during the switching time D. For example, if the voltage droop during the switching time D is not to be less than 90% maximum voltage generated by the photovoltaic device 200, the capacitor needs to be sized such according to Equation 3:
In Equation 3, D is the duration the switch is connected to the voltage source 50 and MaxV is the percentage of the maximum voltage required (e.g., 90% in the example above). In a similar manner, the inductance and/or the battery can be calculated.
The drop in voltage seen by the inverter 31 shown in
A voltage pulser 60, such as a high voltage pulse generator, can apply a time varying voltage pulse 71 (shown in
Additionally, series inductors (not shown) can be placed at the input of the inverter 31, which series inductors are capable of handling the current input to the inverter 31 and act as an RF choke such that the voltage pulses 71 are not attenuated (or effectively shorted) by the resistive component of the inverter 31. The duty cycle (time the pulse is on/time the pulse is off) can be nominally 0.1-10%.
The strength of the electric field 250 imposed on the photovoltaic device 200 is a function of the construction of the photovoltaic device 200, such as the thickness of the photovoltaic device 200, the material and dielectric constant of the photovoltaic device 200, the maximum breakdown voltage of the photovoltaic device 200, and so on.
For the voltage pulse 71 shown in
In Equation 4, n is a series of integers from −∞ to +∞. Accordingly, the 0th order pulse (i.e., n=0) has a DC component that is shorted through the resistive load RL. The first order of the voltage pulse 71 applied across the solar panels 10 is VApp (1−DP/f), where DP/f is the duty cycle of the pulse, DP is the pulse duration, and f is the repetition rate of the pulse. Since the inductance of the inverter 31 acts as a high impedance Z to the voltage pulse 71 generated by the embodiment of
As shown in
Any number of circuits can be used in the voltage pulser 60 to apply the voltage pulse 71 as desired. One such exemplary circuit used in the voltage pulser 60 is shown in
A bias voltage supply 63 (not shown) provides voltage (e.g., 15 VDC) to the opto-isolator 62 to supply the required bias for the opto-isolator 62. A capacitor 64 isolates the bias voltage supply 63, creating an AC path for any signal from distorting the bias supply to the opto-isolator 62. Pins 6 and 7 of the opto-isolator 62 are the switching signal output of the opto-isolator 62 used to drive the high voltage switching transistor 68. A diode 66—such as a Zener diode—is used to hold the switching threshold of the switching transistor 68 to above the set point of the diode 66, eliminating any noise from inadvertently triggering the switching transistor 68. Resistor 67 sets the bias point for the gate G and emitter E of the switching transistor 68. When the voltage applied across pins 6 and 7 of the opto-isolator 62 exceeds the threshold set by the resistor 67, the switching transistor 68 is turned “on” and current flows between the collector C and the emitter E of the high voltage switching transistor 68. Accordingly, the high voltage switching transistor 68 presents an Injected High Voltage source to the solar panels 10 until the Control Pulse IN from the pulse generator 61 drops below the set threshold on the G of the high voltage switching transistor 68, which stops the current flow across C-G shutting the switching transistor 68 “off.”
As in the previous embodiments described above, application of the electric field 250 to the solar panels 10 can increase the current and power output of the solar panels 10 when subsequently connected to the inverter 31 by a predetermined amount (e.g., dependent upon the intensity of light incident on solar panels 10, the voltage applied VAPP to the solar panels 10 by the voltage source 50, the thickness of the solar panels 10, the pulse width DP, and the frequency f that the voltage pulse 71 is applied to the solar panels 10, and so on). Similarly, under high intensity light conditions, the improvement in power output of the solar panels 10 can be on the order of 20%; and under low light conditions can be 50+%.
The improvement in the performance of the photovoltaic device 200 cooperating with the electric field 250 can be measured as an increase in the short circuit current of the solar cell, Isc, as shown in Equation 5:
Isc=IBase[1+c(V(τ,f)t,ε)*(pmax−p)] (Equation 5)
where IBase is the short circuit current when no external electric field 250 is applied and pmax is the maximum optical power whereby any additional power does not create any additional electron-hole pairs. As the improvement in the current output of the solar cell is driven by the electric field 250, the form of c(V(τ, f),t,ε) can be described by Equation 6:
c(V(τ,f),t,ε)=m(t,ε)VApp*(1−exp(τ/τo))*exp(−fdecay/f) (Equation 6)
In Equation 6, m(t, ε) is dependent on the photovoltaic device 200. The improvement in the short circuit current Isc due to the electric field 250 can be linear with respect to the applied voltage VApp. The improvement observed with respect to the pulse repetition rate has a characteristic decay rate of (1/fdecay) and to behave exponentially with respect to the pulse rate f. The improvement observed with respect to the pulse width τ can also behave exponentially and describe how quickly the applied voltage VApp, reaches full magnitude. The improvement observed with respect to the pulse width τ is dependent upon the details of the voltage pulser 60. The increase in the short circuit current Isc, as a function of applied voltage VApp, the pulse repetition rate f, and the pulse width τ, are shown in
In each of the described embodiments, increasing the strength of the electric field 250 across the electrodes 101a, 101b of the solar cell 100 or solar panel 10 increases the efficiency of the solar cell 100 or panel 10, for example, up to a maximum electric field strength of Emax. Stated another way, once the strength of the electric field 250 reaches a maximum strength, the electron-hole recombination rate has been minimized. Accordingly, it can be advantageous to configure the control circuit of the photovoltaic device 200 to maximize the output current and voltage under varying operating conditions.
For example, turning to
A control circuit 35 is coupled to both of the current sensor 33 via control leads 33a and the voltage probe 32 via control leads 32a. The current sensor 33 can be an inline or inductive measuring unit and measures the current output of the solar panels 10. Similarly, the voltage sensor 32 is used to measure the voltage output of the solar panels 10. The product of the current measured from the current sensor 33 and the voltage measured from the voltage probe 32 is the power output from the solar panels 10 to the inverter 31.
In some embodiments, the voltage probe 32 may also serve as a power source for the control circuit 35 and is active only as long as the solar panels 10 are illuminated and provide sufficient power to activate control circuit 35. The control circuit 35 further is coupled to the switch 55 to determine switching times and frequency discussed with reference to
In one embodiment for applying the electric field 250, the solar panel 10 initially does not generate power, for example, during the night or heavy cloud coverage. As the solar panels 10 are illuminated (for example, during the morning), voltage and current are generated by the solar panels 10, and the leads 32a begin to deliver both current and voltage to the control circuit 35. The control circuit 35 contains a low voltage logic power supply (not shown) to drive control logic within the control circuit 35. The control circuit 35 also includes the power source 50 for providing a high voltage power supply. The voltage source 50 has a variable output which can be adjusted by the control circuit 35 and is responsible for placing VApp on a lead 38. The high voltage output VApp from the control circuit 35 drives the lead 38 and is connected to the switch 55. The lead 38 is used to apply voltage VApp through the switch 55 to the solar panels 10. In this example, the control circuit 35 is configured not to apply any voltage VApp to the solar panels 10 until enough power is generated by the solar panels 10 to activate both the low voltage logic power supply and the high voltage power supply.
In an alternative embodiment, the control circuit 35 can be configured to apply the electric field 250 and maximize the power output as the illumination in the day increases and decreases. The control circuit 35 can provide the electric field 250 and stabilize the power output of the solar panels 10 according to any method described above, including process 9000 shown in
Turning to
The control circuit 35 then determines, at step 901, whether the voltage as measured on the voltage probe 32 is above or below a predetermined minimum vmin and whether the current as measured on the current sensor 33 is above a predetermined minimum, imin. The combination of vmin and imin have been chosen such that the solar panels 10 are determined to be illuminated and generating some nominal percentage, for example, 5%, of their average rated power and that there is enough power being generated to supply the power source 50 within the control circuit 35 to augment the output of the solar panels 10. If the control circuit 35 determines that both the measured current and voltage are above the respective predetermined minimums, the control circuit 35 is now operational and process 9000 moves to step 903; otherwise, the process 9000 goes into a wait state, at step 902, and returns to step 900.
In step 903, the control circuit 35 measures the current flowing into the inverter 31 via the current sensor 33, the voltage across the inverter 31 via the voltage sensor 32, and calculates the power (nominally, current×voltage) flowing through the inverter 31. A control index n is incremented to n+1.
In step 904, the control circuit 35 compares VApp with Vmax. Vmax can be a preset value and represents the maximum voltage that can be placed on the solar panels 10 without damaging either the solar panels 10 or the inverter 31. Depending upon the type of the solar panel 10, Vmax is typically between 600 V and 1,000 V. If VApp is less than Vmax, then process 9000 proceeds to step 906; otherwise, process 9000 waits in step 905.
In step 906, the control circuit 35 increments the applied high voltage VApp by an amount nΔV, and activates the switch 55. Activating the switch 55 disconnects the solar panels 10 from the inverter 31 and connects the solar panels 10 to VApp from the control circuit 35 on leads 38. For this example, ΔV can be a fixed voltage step of 25 Volts although larger or smaller voltage steps can be used. The voltage VApp imposes the electric field 250 on the solar panels 10 such that the strength of the electric field 250 is proportional to the applied voltage VApp. The duration of the connection of the solar panels 10 to VApp within the control circuit 35 is chosen to not interrupt operation of the inverter 31. For this example, the duty cycle is chosen to be 5% (the solar panels 10 are connected 5% of the time to VApp within the control circuit 35) and the default duration of the switching time is chosen to be nominally 1000 ns. Alternative switching times can be used as desired. The control circuit 35 again receives the measurement of the current flowing into the inverter 31 via the current sensor 33, receives the measurement of the voltage across the inverter 31 via the voltage sensor 32, and recalculates the power flowing through the inverter 31.
In step 908, the control circuit 35 compares the power output of the solar panels 10 before VApp was placed on the solar panel 10 to the most recent measurement. If the power has increased, the process 9000 returns to step 901 and is repeated. The voltage applied on the lead 38 is increased by ΔV until either the applied high voltage VApp is greater than Vmax or until the increase in the applied high voltage VApp does not yield an increase in output power of the solar panels 10. Vmax is defined here as the maximum voltage that can be placed on a solar panel without causing it any damage. Depending upon the type of the solar panel 10, Vmax is typically approximately 600 to 1,000 V. In both cases, process 9000 waits in step 905. The duration of the wait state could be from seconds to minutes.
After the wait step 905, process 9000 continues to step 907. If the power, as measured through the leads 32a and 33a, has not changed, the index n is decremented (n=n−1), the applied voltage VApp on the leads 38 to the solar panel(s) 10 is decreased by the amount ΔV, and the control circuit 35 activates the switch 55. Process 9000 continues in step 909 where the power output is measured by the current sensor 33 and voltage probe 32. If the power output shows a drop, process 9000 continues to step 910. If the power output has increased, the process 9000 returns to step 907 and the applied voltage VApp continues to decrement until the power output of the solar panels 10 ceases to diminish. The process 9000 proceeds to step 910.
In step 910, the control circuit 35 increases the duration that the switch 55 is connected to the solar panels 10 on the lead 38 in the first position discussed above. The amount of time that the switch 55 is connected to the voltage source 50 is increased by an amount iΔτo. The switch 55 is activated and the power output of the solar panels 10 is again monitored by the current sensor 33 and the voltage probe 34. The process 9000 proceeds to state 912 to determine whether the power output of the solar panels 10 increases. If so, process 9000 moves to step 910 and the duration that the solar panels 10 are connected to the voltage source 50 is increased again. The switching duration will increase until the output power of the solar panels 10 reaches a maximum (or until a fixed duration limit—for example, 3-5 μseconds is reached)—at which point the switch duration changes driven by the control circuit 35 stops. However, if at step 912, the control circuit 35 determines that increasing the switch duration D causes a decrease in the power output as measured by the current sensor 33 and the voltage probe 32, process 9000 continues to step 911 and the switch duration D is decreased by iterating between steps 911 and 913 until the power output of the solar panels 10 is maximized again. After the control circuit 35 has determined that the switching duration has been optimized for maximum output power of solar panels 10 by repeating step 910 to step 913, process 9000 continues to step 914.
In step 914, the control circuit 35 begins to increase the frequency of connection f at which the switch 55 is connected to the control circuit 35. The frequency f that the switch 55 is connected to the voltage source 50 is increased by jΔf from the original switching frequency fo such that f=fo+jΔf. In step 914, the switch 55 is connected between the lead 38 and the solar panels 10 at a new frequency, f, and the power output of the solar panels 10 is again monitored by the current sensor 33 and the voltage probe 34. The process 9000 continues to step 916. If the power output of the solar panels 10 has increased, the process 9000 moves back to step 914 and the rate at which the solar panels 10 are connected to the voltage source 50 is increased again. The rate of connection will increase until the output power of the solar panels 10 reaches a maximum or until a maximum frequency fmax, at which point the process 9000 moves to step 915. In step 914, the frequency the switch 55 connects to the high voltage 50 on the lead 38 is now decremented by an amount jΔf and the switch 55 is activated again and the power output of the solar panels 10 is again monitored by the current sensor 33 and the voltage probe 32. At that point, the control circuit 35 decides whether the decrease in the rate of connection increases the power output of solar panels 10 in step 917. If so, the process 9000 returns to step 915. Alternatively, if the frequency of switching reaches some minimum frequency fmin, the process 9000 moves to step 918 to wait.
In step 918, once the power output of the solar panels 10 has been maximized, the control circuit 35 goes into a wait state for a period of time. The period of wait time can be seconds or minutes. After waiting in step 918, the process 9000 moves to step 901 where process 9000 again begins to vary the voltage, the switch connection time and the switching rate from the previous optimized values to validate the solar panels 10 are still operating at their maximum output levels. The applied voltage 50 from the control circuit 35, the switching duration, and the switching rate are all varied over the course of operation during a day to be sure that the solar panels 10 are operating under with maximum output power under the operational conditions of that particular day.
If at step 901, the voltage as measured on voltage sensor 32 drops below the predetermined minimum vmin, and the current as measured on current sensor 33 drops below a predetermined minimum imin, the control circuit 35 will remove any voltage on lines 38, and the control circuit 35 will move to step 902 to wait before returning to step 900 (where the system will reinitialize all of the parameters and indices). Process 9000 will alternate from step 900 to 901 to 902 to 900 until both the voltage as measured on the voltage probe 32 and the current as measured on the current sensor 33 are both above vmin and imin respectively, at which point the process 9000 will move from step 901 to step 903.
Different state machines within control circuit 35 can be implemented to yield similar results and are covered by this disclosure. However, the process 9000 described above advantageously minimizes the magnitude of the applied voltage VApp to the lowest value possible such that the product of the current measured by the current probe 33 and the voltage measured by the voltage probe 32 are maximized. The applied voltage VApp is dithered—that is changed by small amounts both up and down—over the course of operation in a day to account for changes the incident optical power, p, on the solar cell 100, the solar panel 10, or the plurality of solar panels 10 over the course of a day so that the maximum power output can always be maintained.
Most of the steps described in process 9000 above were designed to address adiabatic changes in illumination that occur slowly over periods of multiple minutes or hours. In an alternative embodiment, if the illumination variances were to occur at a higher rate of change, the process 9000 can be adapted to minimize the high frequency variations in DC power output to the inverter by attempting to hold the DC output power from varying at too high a rate of change, hence making the quality of the inverter higher.
In another example, turning to
A control circuit 36 is coupled to both the current sensor 33 via control leads 33a and the voltage probe 32 via control leads 32a. The current sensor 33 can be an inline or inductive measuring unit and measures the current output of the solar panels 10. Similarly, the voltage sensor 32 is used to measure the voltage output of the solar panels 10. The product of the current measured from the current sensor 33 and the voltage measured from the voltage probe 32 allow for a calculation of the power output from the solar panels 10 to the inverter 31.
In some embodiments, the voltage probe 32 may also serve as a power source for the control circuit 36 and is active only as long as the solar panels 10 are illuminated and provide sufficient power to activate control circuit 36. The control circuit 36 further is coupled to voltage pulser 60 to control the amplitude of the voltage pulse VApp, the pulse duration DP and the pulse frequency f discussed with reference to
In one embodiment for applying the electric field 250, the solar panel 10 initially does not generate power, for example, during the night or heavy cloud coverage. As the solar panels are illuminated (for example, during the morning), voltage and current are generated by the solar panels 10, and the leads 32a begin to deliver both current and voltage to the control circuit 36. The control circuit 36 contains a low voltage logic power supply (not shown) to drive control logic within the control circuit 36. The pulser circuit 60 contains both a low voltage and high voltage power supply (not shown). The high voltage power supply in voltage pulser 60 has a variable output which can be adjusted by control circuit 36 and is responsible for placing VApp on solar panels 10. In this example, the control circuit 36 is configured not to apply any voltage to the solar panels 10 until enough power is being generated by the solar panels 10 to activate both the low voltage logic power supply and the high voltage power supply in pulser 60.
In an alternative embodiment, the control circuit 36 is configured to control the electric field 250 and maximize the power output as the illumination in the day increases and decreases. The control circuit 36 can control the electric field 250 applied by voltage pulser 60 and stabilize the power output of the solar panels 10 according to any method described above, including process 10000 shown in
Turning to
The control circuit 36 then determines in step 1001 whether the voltage as measured on the voltage probe 32 is above or below a predetermined minimum vmin and whether the current as measured on the current sensor 33 is above a predetermined minimum, imin. The combination of vmin and imin have been chosen such that the solar panels 10 are determined to be illuminated and generating some nominal percentage, for example, 5%, of their average rated power and that there is enough power being generated to supply the high voltage power supply to augment the output of the solar panels 10. If the control circuit 36 determines that both the measured current and voltage are above the respective predetermined minimums, then process 10000 is now operational and moves to step 1003; if not, process 10000 goes into a wait state 1002 and returns to step 1000.
In step 1003, the control circuit 36 measures the current flowing into the inverter 31 via the current sensor 33, the voltage across the inverter 31 via the voltage sensor 32, and calculates the power flowing through the inverter 31 (nominally, I×V). A control index n is incremented to n+1.
In step 1004, process 10000 compares VApp with Vmax. Vmax is a preset value and represents the maximum voltage that can be placed on the panels without damaging either the panels 10 or the inverter 31. If VApp is less than Vmax, then process 10000 proceeds to step 1006; otherwise, process 10000 waits in step 1005.
In step 1006, the control circuit 36 signals the voltage pulser 60 to increment the applied high voltage VApp by an amount nΔV, and signals the voltage pulser 60 to apply the voltage pulse to the solar panels 10. For this example, ΔV can be a fixed voltage step of 25 Volts, although larger or smaller voltage steps can be used. The voltage VApp imposes the electric field 250 on the solar panels 10 and the strength of the electric field 250 is proportional to the applied voltage VApp. For this example, the pulse width DP is chosen to be 1000 ns and the pulse repetition rate is chosen to be 20 μseconds. Other pulse widths and pulse repetition rates could also be chosen. The control circuit 36 again receives the measurement of the current flowing into the inverter 31 via the current sensor 33, receives the measurement of the voltage across the inverter 31 via the voltage sensor 32, and recalculates the power flowing through the inverter 31.
In step 1008, the control circuit 36 compares the power output of the solar panels 10 before VApp was placed on the solar panel 10 to the most recent measurement. If the power has increased, process 10000 returns to step 1001 and is repeated. The applied voltage VApp is increased by ΔV until either the applied high voltage VApp is greater than Vmax or until the increase in the applied high voltage VApp does not yield an increase in output power of the solar panels 10. Again, Vmax is defined here as the maximum voltage that can be placed on a solar panel 10 without causing it any damage and depending upon solar panel type, it would typically be approximately 600 to 1,000 V. In both cases, process 10000 waits in step 1005. The duration of the wait state could be from seconds to minutes.
After the wait step 1005, process 10000 enters step 1007. If the power, as measured through the leads 32a and 33a, has not changed, index n is decremented (n=n−1), the applied voltage pulse VApp is decreased by the amount ΔV, and the control circuit 36 activates the pulser 60. Process 10000 continues in step 1009 where the power output as measured by the current sensor 33 and voltage probe 32. If the power output shows a drop, process 10000 continues to step 1010. If the power output has increased, process 10000 returns to step 1007 and the applied voltage VApp continues to decrement until the power output of the solar panels 10 ceases to diminish. The process 10000 proceeds to step 1010.
In step 1010, the control circuit 36 begins to increase the duration DP of the voltage pulse. The voltage pulse duration DP is increased by an amount iΔτo. The voltage pulser 60 is activated and the power output of the solar panels 10 is again monitored by the current sensor 33 and the voltage probe 34. The process 10000 proceeds to state 1012 to determine whether the power output of the solar panels 10 increases. If so, process 10000 moves to step 1010 and the duration DP of the voltage pulse 71 is increased again. The pulse duration DP will increase until the output power of the solar panels 10 reaches a maximum or until a fixed duration limit—for example, a pulse duration of 5 μseconds is reached—at which point the pulse width changes driven by the control circuit 36 stops. However, if at step 1012, it is found that the increasing the pulse width causes a decrease in the power output as measured by the current sensor 33 and the voltage probe 32, process 10000 continues to step 1011. The pulse width is decreased by iterating between steps 1011 and 1013 until the power output of the solar panels 10 is maximized again. After the control circuit 36 has determined that the pulse duration has been optimized for maximum output power of solar panels 10 by going through step 1010 to step 1013, the process continues to step 1014.
In step 1014, the control circuit 36 increases the frequency of the voltage pulses. The frequency of the voltage pulses is increased by jΔf from the original switching frequency fo such that f=fo+jΔf. In step 1014, voltage pulses are applied by the voltage pulser 60 to the solar panels 10 at a new frequency f, and the power output of the solar panels 10 is again monitored by the current sensor 33 and the voltage probe 34. The process 10000 then moves to step 1016.
If the power output of the solar panels 10 has increased, the process 10000 moves back to step 1014 and the rate at which voltage pulses are applied to the solar panels 10 is increased again. The increase in the rate of voltage pulses will increase until the output power of the solar panels 10 reaches a maximum or until a maximum frequency fmax, at which point the process 10000 moves to step 1015. In step 1014, the frequency of the voltage pulses is now decremented by an amount jΔf and the voltage pulser 60 switch is activated again and the power output of the solar panels 10 is again monitored by the current sensor 33 and the voltage probe 32. At that point, the control circuit 36 determines whether the decrease in the rate of voltage pulses increases the power output of solar panels 10 in step 1017. If so, the process 10000 returns to step 1015. Alternatively, if the frequency of switching reaches some minimum frequency fmin, the process 10000 moves to step 1018, which is a wait state.
In step 1018, once the power output of the solar panels 10 has been maximized, process 10000 goes into a wait state for a period of time. The period of wait time can be seconds or minutes. After waiting in step 1018, the process 10000 moves to step 1001 where the control circuit 36 again begins to vary the pulse voltage, the pulse duration, and the pulse repetition rate from the previous optimized values to validate the solar panels 10 are still operating at their maximum output levels. The pulse amplitude VApp, the pulse duration, and the pulse repetition rate are all varied over the course of operation during a day to be sure that the solar panels 10 are operating under with maximum output power under the operational conditions of that particular day.
If at step 1001, the voltage as measured on the voltage sensor 32 drops below the predetermined minimum vmin, and the current as measured on current sensor 33 drops below a predetermined minimum imin, the control circuit 36 will stop the voltage pulser 60 and the process 10000 will move to step 1002 wait state and then to step 1000 where the system will reinitialize all of the parameters and indices. The process 10000 will move from step 1000 to 1001 to 1002 to 1000 until both the voltage as measured on the voltage probe 32 and the current as measured on the current sensor 33 are both above vmin and imin respectively, at which point process 10000 will move from step 1001 to step 1003.
Different state machines within the control circuit 36 can be implemented to yield similar results and are covered by this disclosure. However, the process 10000 described above advantageously minimizes the magnitude of the applied voltage pulse VApp to the lowest value possible such that the product of the current measured by the current probe 33 and the voltage measured by the voltage probe 32 are maximized. The applied voltage pulse VApp is dithered—that is changed by small amounts both up and down—over the course of operation in a day to account for changes the incident optical power, p, on the solar cell 100, the solar panel 10, or the plurality of solar panels 10 over the course of a day so that the maximum power output can always be maintained.
The steps described in process 10000 can address adiabatic changes in illumination that occur slowly over periods of multiple minutes or hours. In an alternative embodiment, if the illumination variances were to occur at a higher rate of change, the process 10000 can be adapted to minimize the high frequency variations in DC power output to the inverter by attempting to hold the DC output power from varying at too high a rate of change, hence making the quality of the inverter higher.
The described embodiments are susceptible to various modifications and alternative forms, and specific examples thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the described embodiments are not to be limited to the particular forms or methods disclosed, but to the contrary, the present disclosure is to cover all modifications, equivalents, and alternatives.
This application is a continuation application of co-pending U.S. patent application Ser. No. 14/628,079, filed Feb. 20, 2015, which claims the benefit of U.S. Provisional Application No. 61/943,127, filed Feb. 21, 2014; U.S. Provisional Application No. 61/943,134, filed Feb. 21, 2014; U.S. Provisional Application No. 61/947,326, filed Mar. 3, 2014; and U.S. Provisional Application No. 62/022,087, filed Jul. 8, 2014, the disclosures of which are hereby incorporated by reference in their entirety and for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
4981525 | Kiyama et al. | Jan 1991 | A |
5215599 | Hingorani et al. | Jun 1993 | A |
6365825 | Hayashi et al. | Apr 2002 | B1 |
7969757 | Kernahan | Jun 2011 | B2 |
8466582 | Fornage | Jun 2013 | B2 |
9559518 | Charkin et al. | Jan 2017 | B2 |
9772260 | Conklin et al. | Sep 2017 | B2 |
20040264225 | Bhavaraju et al. | Dec 2004 | A1 |
20070204899 | Boyd, Sr. | Sep 2007 | A1 |
20090078304 | Gilmore et al. | Mar 2009 | A1 |
20090160258 | Allen et al. | Jun 2009 | A1 |
20100275968 | Kaiser et al. | Nov 2010 | A1 |
20120006408 | El-Ghoroury et al. | Jan 2012 | A1 |
20120205974 | McCaslin et al. | Aug 2012 | A1 |
20130125950 | Zingher | May 2013 | A1 |
20130306140 | Edmonson et al. | Nov 2013 | A1 |
20150107644 | Kumar | Apr 2015 | A1 |
Number | Date | Country |
---|---|---|
1474461 | Feb 2004 | CN |
102231395 | Nov 2011 | CN |
102473764 | May 2012 | CN |
103097974 | May 2013 | CN |
103098222 | May 2013 | CN |
20 2012 011176 | May 2013 | DE |
2498448 | Jul 2013 | GB |
H07-337049 | Dec 1995 | JP |
H08-162656 | Jun 1996 | JP |
H10-173215 | Jun 1998 | JP |
H11-251615 | Sep 1999 | JP |
2002-299675 | Oct 2002 | JP |
10-2009-0128954 | Dec 2009 | KR |
10-2013-0100981 | Sep 2013 | KR |
10-2014-0008531 | Jan 2014 | KR |
WO 2006078685 | Jul 2006 | WO |
WO 2008125915 | Oct 2008 | WO |
WO 2010070621 | Jun 2010 | WO |
WO 2012162268 | Nov 2012 | WO |
WO 2015057913 | Apr 2015 | WO |
Entry |
---|
EP, Communication pursuant to Article 94(3) EPC, Patent Application No. 17 192 984.7, dated Sep. 28, 2018. |
EP, Communication pursuant to Article 94(3) EPC, Patent Application No. 17 204 510.6, dated Sep. 28, 2018. |
JP, Notification of Reasons for Refusal, Patent Application No. 2017-043626, dated Oct. 17, 2018. |
AU, Examination Report No. 1, Application No. 2017232123, dated Jan. 23, 2019. |
CL, Examiner Report, Application No. 201800392, dated Jan. 14, 2019. |
CL, Examiner Report, Application No. 201800393, dated Jan. 14, 2019. |
CN, Second Office Action, Application No. 201710201991.3, dated Jan. 9, 2019. |
KR, Korean Notice of First Refusal, Application No. 10-2018-7007815, dated Dec. 31, 2018. |
KR, Notification of Provisional Rejection, Application No. 10-2019-7000325, dated Jan. 18, 2019. |
KR, Notification of Provisional Rejection, Application No. 10-2019-7000365, dated Jan. 18, 2019. |
PH, Subsequent Substantive Examination Report, Application No. 1/2016/501643, dated Jan. 11, 2019. |
PH, Substantive Examination Report, Application No. 1/2017/500545, dated Jan. 11, 2019. |
PH, Substantive Examination Report, Application No. 1/2017/500562, dated Jan. 11, 2019. |
SG, Written Opinion, Application No. 10201706204W, dated Dec. 18, 2018. |
AU, Examination Report No. 1, Australian Application No. 2015218726, dated Feb. 27, 2017. |
AU, Examination Report No. 1, Australian Application No. 2015227260, dated Mar. 9, 2017. |
AU, Examination Report No. 2, Australian Patent Application No. 2015227260, dated May 1, 2017. |
AU, Examination Report No. 2, Australian Patent Application No. 2015218726, dated May 14, 2017. |
CA, Examiner Report, Canadian Application No. 2,939,004, dated Mar. 15, 2017. |
CA, Examiner's Report, Canadian Application No. 2,937,025, dated Jul. 11, 2017. |
CA, Examiner's Report, Canadian Application No. 2,939,004, dated Jul. 21, 2017. |
CL, Expert Examiner Report, Patent Application No. 201602108, dated Nov. 16, 2017. |
CL, Expert Examiner Report, Patent Application No. 201602210, dated Nov. 16, 2017. |
CN, Notification of the First Office Action, Chinese Application No. 201580012041.5, dated Jun. 8, 2017. |
CN, Second Office Action, Application No. 201580012041.5, dated Sep. 21, 2017. |
CN, Third Office Action, Application No. 201580012041.5, dated Jan. 26, 2018. |
CN, First Office Action, Application No. 201710141110.3, dated Jun. 21, 2018. |
CN, First Office Action, Application No. 201710201991.3, dated Aug. 2, 2018. |
EA, Conclusion on patentability of an invention, Application No. 201691604/31, dated Oct. 6, 2017. |
EA, Notification, Patent Application No. 201691635/31, dated Jan. 24, 2018. |
EA, Notification, Patent Application No. 201691604/31, dated Feb. 15, 2018. |
EA, Patent Search Report, Application No. 201792352, dated May 11, 2018. |
EP, Communication pursuant to Article 94(3) EPC, Patent Application No. 16 189 404.3, dated Dec. 11, 2017. |
EP, Communication pursuant to Article 94(3) EPC, Application No. 17 192 984.7, dated Mar. 5, 2018. |
EP, Communication pursuant to Article 94(3) EPC, Application No. 17 192 983.9, dated Mar. 6, 2018. |
EP, Extended European Search Report, Application No. 17 20 4510.6, dated Mar. 20, 2018. |
EP, Extended European Search Report, Application No. 17 20 4517.1, dated Mar. 21, 2018. |
EP, Search Report, European Application No. 16189399.5, dated Feb. 14, 2017. |
EP, Search Report, European Application No. 16189404.3, dated Mar. 2, 2017. |
EP, Communication pursuant to Article 94(3) EPC, Patent Application No. 16 189 399.5, dated May 9, 2017. |
EP, Communication pursuant to Article 94(3) EPC, Patent Application No. 15 710 361.5, dated May 17, 2017. |
EP, Communication pursuant to Article 94(3) EPC, Application No. 16 189 399.5, dated Oct. 5, 2017. |
EP, Communication pursuant to Article 94(3) EPC, Application No. 16 189 399.5, dated Feb. 16, 2018. |
EP, Communication pursuant to Article 94(3) EPC, Application No. 16 189 404.3, dated Apr. 10, 2018. |
JP, Notice of Grounds for Rejection, Patent Application No. 2017-043626, dated Feb. 20, 2018. |
JP, Notice of Grounds for Rejection, Japanese Patent Application No. 2016-553379, dated Mar. 21, 2017. |
JP, Notice of Grounds for Rejection, Japanese Patent Application No. 2016-555354, dated Mar. 21, 2017. |
JP, Notice of Grounds for Rejection, Patent Application No. 2017-043629, dated Sep. 19, 2017. |
JP, Notice of Grounds for Rejection, Patent Application No. 2017-043626, dated Jun. 19, 2018. |
KR, Office Action, Korean Application No. 10-2016-7027166, dated Mar. 9, 2017. |
KR, Office Action, Korean Application No. 10-2017-7005180, dated Mar. 9, 2017. |
KR, Notification of Provisional Rejection, Korean Application No. 10-2017-7005174, dated May 26, 2017. |
KR, Notification of First Refusal, Application No. 10-2017-7005180, dated Aug. 21, 2017. |
KR, Notification of Provisional Rejection, Patent Application No. 10-2017-7033565, dated Jan. 5, 2018. |
KR, Notification of Reason for Refusal, Application No. 10-2018-7007815, dated Mar. 29, 2018. |
KR, Notification of Reason for Refusal, Application No. 10-2018-7007818, dated May 4, 2018. |
NZ, First Examination Report, Patent Application No. 722832, dated Dec. 16, 2016. |
NZ, First Examination Report, Patent Application No. 721992, dated Feb. 13, 2017. |
NZ, Further Examination Report, Patent Application No. 721992, dated Aug. 17, 2017. |
NZ, Further Examination Report, Patent Application No. 721992, dated Dec. 8, 2017. |
PH, Substantive Examination Report, Application No. 1-2016-501643, dated Apr. 26, 2018. |
SG, Written Opinion, Patent Application No. 11201607087S, dated Aug. 24, 2017. |
U.S. Office Action, U.S. Appl. No. 14/628,079, dated Aug. 18, 2017. |
U.S. Office Action, U.S. Appl. No. 15/410,637, dated Nov. 3, 2017. |
WO, International Search Report & Written Opinion, Application No. PCT/US2015/016981, dated Jun. 26, 2015. |
WO, International Search Report & Written Opinion, Application No. PCT/US2015/018552, dated Jun. 29, 2015. |
Lazić, P., et al., “Low intensity conduction states in FeS2: implications for absorption, open-circuit voltage and surface recombination”, Journal of Physics: Condensed Matter, 25 (2013) 465801, pp. 1-10, Nov. 25, 2013. |
Paraskeva, Vasiliki, et al., “Voltage and light bias dependent quantum efficiency measurements of GaInP/GaInAs/Ge triple junction device”, Solar Energy Materials & Solar Cells, 116 (2013), pp. 55-60, May 8, 2013. |
SunPower, “SunPower Discovers the ‘Surface Polarization’ Effect in High Efficiency Solar Cells,” Aug. 2005. |
Number | Date | Country | |
---|---|---|---|
20180331542 A1 | Nov 2018 | US |
Number | Date | Country | |
---|---|---|---|
61943127 | Feb 2014 | US | |
61943134 | Feb 2014 | US | |
61947326 | Mar 2014 | US | |
62022087 | Jul 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14628079 | Feb 2015 | US |
Child | 16042758 | US |