Claims
- 1. For use in association with a backplane of an item of electronic equipment wherein said backplane comprises a common control bus that can access a first number of device locations, an apparatus capable of allowing said common control bus to access more than said first number of device locations, said apparatus comprising:
a complex programmable logic device on a circuit board card within said backplane, wherein said complex programmable logic device is coupled to said common control bus, and wherein said complex programmable logic device is capable of coupling each one of a plurality of device locations on said circuit board card to said common control bus.
- 2. The system as set forth in claim 1 wherein said complex programmable logic device controls the access of a device to said common control bus when a device location of said device is coupled to said common control bus.
- 3. The system as set forth in claim 1 wherein said complex programmable logic device couples device locations on said circuit board card to said common control bus to allow said common control bus to access a second number of device locations on said circuit board card through said complex programmable logic device.
- 4. The system as set forth in claim 3 wherein said second number of device locations on said circuit board card that said common control bus can access through said complex programmable logic device is greater than said first number of device locations that said common control bus can otherwise access.
- 5. The apparatus as set forth in claim 1 further comprising:
a card processor on said circuit board card within said backplane, said card processor coupled to said common control bus.
- 6. The apparatus as set forth in claim 5 wherein said card processor is coupled to said common control bus through a serial clock line connection and through a serial data line connection.
- 7. The apparatus as set forth in claim 5 further comprising:
an electrically erasable programmable read only memory on said circuit board card, said electrically erasable programmable read only memory coupled to said common control bus; wherein said complex programmable logic device controls the access of said electrically erasable programmable read only memory to said common control bus when said electrically erasable programmable read only memory is coupled to said common control bus.
- 8. The apparatus as set forth in claim 7 wherein said electrically erasable programmable read only memory is coupled to said common control bus through a serial clock line connection and through a serial data line connection.
- 9. The apparatus as set forth in claim 7 wherein said complex programmable logic device is coupled to said common control bus through a serial clock line connection and through a serial data line connection.
- 10. The apparatus as set forth in claim 1 wherein said common control bus comprises a first two wire bus and a second two wire bus, and wherein said apparatus comprises:
a card processor on said circuit board card within said backplane, said card processor coupled to said first two wire bus and to said second two wire bus of said common control bus through metal oxide semiconductor field effect transistor switches; an electrically erasable programmable read only memory on said circuit board card, said electrically erasable programmable read only memory coupled to said first two wire bus and to said second two wire bus of said common control bus through metal oxide semiconductor field effect transistor switches; and wherein said complex programmable logic device is coupled to said first two wire bus and to said second two wire bus of said common control bus through metal oxide semiconductor field effect transistor switches.
- 11. The apparatus as set forth in claim 10 wherein said complex programmable logic device controls the access of said electrically erasable programmable read only memory to said first two wire bus and to said second two wire bus of said common control bus.
- 12. For use in association with a backplane of an item of electronic equipment wherein said backplane comprises a common control bus that can access a first number of device locations, a method for allowing said common control bus to access more than said first number of device locations, said method comprising the steps of:
coupling each one of a plurality of device locations on said circuit board card to said common control bus through a complex programmable logic device on said circuit board card; and controlling the access of a device on said circuit board card to said common control bus when a device location of said device is coupled to said common control bus.
- 13. The method as claimed in claim 12 further comprising the step of:
coupling a second number of device locations on said circuit board card to said common control bus through a complex programmable logic device on said circuit board card.
- 14. The method as set forth in claim 13 wherein said second number of device locations is greater than said first number of device locations that said common control bus can access not using said complex programmable logic device.
- 15. The method as claimed in claim 12 further comprising the steps of:
coupling a card processor on said circuit board card within said backplane to said common control bus; providing clock signals to said card processor from a serial clock line coupled to said common data bus; reading data from said card processor on a serial data line coupled to said common data bus; and writing data to said card processor from said serial data line.
- 16. The method as set forth in claim 12 further comprising the steps of:
coupling a electrically erasable programmable read only memory on said circuit board card within said backplane to said common control bus; providing clock signals to said electrically erasable programmable read only memory from a serial clock line coupled to said common data bus; reading data from said electrically erasable programmable read only memory on a serial data line coupled to said common data bus; and writing data to said electrically erasable programmable read only memory from said serial data line.
- 17. The method as set forth in claim 16 further comprising the step of:
controlling the access of said electrically erasable programmable read only memory to said common control bus with said complex programmable logic device.
- 18. For use in association with a backplane of an item of electronic equipment wherein said backplane comprises a common control bus that can access a first number of device locations, a method for allowing said common control bus to access more than said first number of device locations, said method comprising the steps of:
coupling a first device on a circuit board card within said backplane to said common control bus; coupling a complex programmable logic device on said circuit board card to said common control bus and to said first device; receiving data in said complex programmable logic device through a serial data line coupled to said common data bus; and interpreting instructions in said data to allow said complex programmable logic device to control data access to said first device.
- 19. The method as set forth in claim 18 further comprising the steps of:
interpreting in said complex programmable logic device a first portion of a first byte of said data to identify a card address for said first device; interpreting in said complex programmable logic device a second portion of said first byte of said data to identify a device code of said first device; and interpreting in said complex programmable logic device a third portion of said first byte of said data to identify an instruction to read data or write data to said first device.
- 20. The method as set forth in claim 19 wherein said first device is one of: an electrically erasable programmable read only memory, a card processor, a card status register, and a card control register.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present invention is related to those disclosed in the following United States Provisional and Non-Provisional Patent Applications:
[0002] 1) Serial No. 09/713,684, filed on Nov. 15, 2000, entitled “SUBSCRIBER INTEGRATED ACCESS DEVICE FOR USE IN WIRELESS AND
[0003] WIRELINE ACCESS SYSTEMS”;
[0004] 2) [Docket No. WEST14-00005] filed concurrently herewith, entitled “WIRELESS COMMUNICATION SYSTEM USING BLOCK FILTERING AND FAST EQUALIZATION-DEMODULATION AND METHOD OF OPERATION”;
[0005] 3) [Docket No. WEST14-00014], filed concurrently herewith, entitled “APPARATUS AND ASSOCIATED METHOD FOR OPERATING UPON DATA SIGNALS RECEIVED AT A RECEIVING STATION OF A FIXED WIRELESS ACCESS COMMUNICATION SYSTEM”;
[0006] 4) [Docket No. WEST14-00015], filed concurrently herewith, entitled “APPARATUS AND METHOD FOR OPERATING A SUBSCRIBER INTERFACE IN A FIXED WIRELESS SYSTEM”;
[0007] 5) [Docket No. WEST14-00016], filed concurrently herewith, entitled “APPARATUS AND METHOD FOR CREATING SIGNAL AND PROFILES AT A RECEIVING STATION”;
[0008] 6) [Docket No. WEST14-00017], filed concurrently herewith, entitled “SYSTEM AND METHOD FOR INTERFACE BETWEEN A SUBSCRIBER MODEM AND SUBSCRIBER PREMISES INTERFACES”;
[0009] 7) [Docket No. WEST14-00018], filed concurrently herewith, entitled “BACKPLANE ARCHITECTURE FOR USE IN WIRELESS AND WIRELINE ACCESS SYSTEMS”;
[0010] 8) [Docket No. WEST14-00019], filed concurrently herewith, entitled “SYSTEM AND METHOD FOR ON-LINE INSERTION OF LINE REPLACEABLE UNITS IN WIRELESS AND WIRELINE ACCESS SYSTEMS”;
[0011] 9) [Docket No. WEST14-00020], filed concurrently herewith, entitled “SYSTEM FOR COORDINATION OF TDD TRANSMISSION BURSTS WITHIN AND BETWEEN CELLS IN A WIRELESS ACCESS SYSTEM AND METHOD OF OPERATION”;
[0012] 10) [Docket No. WEST14-00021], filed concurrently herewith, entitled “REDUNDANT TELECOMMUNICATION SYSTEM USING MEMORY EQUALIZATION APPARATUS AND METHOD OF OPERATION”;
[0013] 11) [Docket No. WEST14-00022], filed concurrently herewith, entitled “WIRELESS ACCESS SYSTEM FOR ALLOCATING AND SYNCHRONIZING UPLINK AND DOWNLINK OF TDD FRAMES AND METHOD OF OPERATION”;
[0014] 12) [Docket No. WEST14-00023], filed concurrently herewith, entitled “TDD FDD AIR INTERFACE”;
[0015] 13) [Docket No. WEST14-00024], filed concurrently herewith, entitled “APPARATUS, AND AN ASSOCIATED METHOD, FOR PROVIDING WLAN SERVICE IN A FIXED WIRELESS ACCESS COMMUNICATION SYSTEM”;
[0016] 14) [Docket No. WEST14-00026], filed concurrently herewith, entitled “WIRELESS ACCESS SYSTEM USING MULTIPLE MODULATION”];
[0017] 15) [Docket No. WEST14-00027], filed concurrently herewith, entitled “WIRELESS ACCESS SYSTEM AND ASSOCIATED METHOD USING MULTIPLE MODULATION FORMATS IN TDD FRAMES ACCORDING TO SUBSCRIBER SERVICE TYPE”;
[0018] 16) [Docket No. WEST14-00028], filed concurrently herewith, entitled “APPARATUS FOR ESTABLISHING A PRIORITY CALL IN A FIXED WIRELESS ACCESS COMMUNICATION SYSTEM”;
[0019] 17) [Docket No. WEST14-00029], filed concurrently herewith, entitled “APPARATUS FOR REALLOCATING COMMUNICATION RESOURCES TO ESTABLISH A PRIORITY CALL IN A FIXED WIRELESS ACCESS COMMUNICATION SYSTEM”;
[0020] 18) [Docket No. WEST14-00030], filed concurrently herewith, entitled “METHOD FOR ESTABLISHING A PRIORITY CALL IN A FIXED WIRELESS ACCESS COMMUNICATION SYSTEM”;
[0021] 19) Serial No. 60/262,712, filed on Jan. 19, 2001, entitled “WIRELESS COMMUNICATION SYSTEM USING BLOCK FILTERING AND FAST EQUALIZATION-DEMODULATION AND METHOD OF OPERATION” [Docket No. WEST14-00005];
[0022] 20) Serial No. 60/262,825, filed on Jan. 19, 2001, entitled “APPARATUS AND ASSOCIATED METHOD FOR OPERATING UPON DATA SIGNALS RECEIVED AT A RECEIVING STATION OF A FIXED WIRELESS ACCESS COMMUNICATION SYSTEM” [Docket No. WEST14-00014];
[0023] 21) Serial No. 60/262,698, filed on Jan. 19, 2001, entitled “APPARATUS AND METHOD FOR OPERATING A SUBSCRIBER INTERFACE IN A FIXED WIRELESS SYSTEM” [Docket No. WEST14-00015];
[0024] 22) Serial No. 60/262,827, filed on Jan. 19, 2001, entitled “APPARATUS AND METHOD FOR CREATING SIGNAL AND PROFILES AT A RECEIVING STATION” [Docket No. WEST14-00016];
[0025] 23) Serial No. 60/262,826, filed on Jan. 19, 2001, entitled “SYSTEM AND METHOD FOR INTERFACE BETWEEN A SUBSCRIBER MODEM AND SUBSCRIBER PREMISES INTERFACES” [Docket No. WEST14-00017];
[0026] 24) Serial No. 60/262,951, filed on Jan. 19, 2001, entitled “BACKPLANE ARCHITECTURE FOR USE IN WIRELESS AND WIRELINE ACCESS SYSTEMS” [Docket No. WEST14-00018];
[0027] 25) Serial No. 60/262,824, filed on Jan. 19, 2001, entitled “SYSTEM AND METHOD FOR ON-LINE INSERTION OF LINE REPLACEABLE UNITS IN WIRELESS AND WIRELINE ACCESS SYSTEMS” [Docket No. WEST14-00019];
[0028] 26) Serial No. 60/263,101, filed on Jan. 19, 2001, entitled “SYSTEM FOR COORDINATION OF TDD TRANSMISSION BURSTS WITHIN AND BETWEEN CELLS IN A WIRELESS ACCESS SYSTEM AND METHOD OF OPERATION” [Docket No. WEST14-00020];
[0029] 27) Serial No. 60/263,097, filed on Jan. 19, 2001, entitled “REDUNDANT TELECOMMUNICATION SYSTEM USING MEMORY EQUALIZATION APPARATUS AND METHOD OF OPERATION” [Docket No. WEST14-00021];
[0030] 28) Serial No. 60/273,579, filed Mar. 5, 2001, entitled “WIRELESS ACCESS SYSTEM FOR ALLOCATING AND SYNCHRONIZING UPLINK AND DOWNLINK OF TDD FRAMES AND METHOD OF OPERATION” [Docket No. WEST14-00022];
[0031] 29) Serial No. 60/262,955, filed Jan. 19, 2001, entitled “TDD FDD AIR INTERFACE” [Docket No. WEST14-00023];
[0032] 30) Serial No. 60/262,708, filed on Jan. 19, 2001, entitled “APPARATUS, AND AN ASSOCIATED METHOD, FOR PROVIDING WLAN SERVICE IN A FIXED WIRELESS ACCESS COMMUNICATION SYSTEM” [Docket No. WEST14-00024];
[0033] 31) Serial No. 60/273,689, filed Mar. 5, 2001, entitled “WIRELESS ACCESS SYSTEM USING MULTIPLE MODULATION” [Docket No. WEST14-00026];
[0034] 32) Serial No. 60/273,757, filed Mar. 5, 2001, entitled “WIRELESS ACCESS SYSTEM AND ASSOCIATED METHOD USING MULTIPLE MODULATION FORMATS IN TDD FRAMES ACCORDING TO SUBSCRIBER SERVICE TYPE” [Docket No. WEST14-00027];
[0035] 33) Serial No. 60/270,378, filed Feb. 21, 2001, entitled “APPARATUS FOR ESTABLISHING A PRIORITY CALL IN A FIXED WIRELESS ACCESS COMMUNICATION SYSTEM” [Docket No. WEST14-00028];
[0036] 34) Serial No. 60/270,385, filed Feb. 21, 2001, entitled “APPARATUS FOR REALLOCATING COMMUNICATION RESOURCES TO ESTABLISH A PRIORITY CALL IN A FIXED WIRELESS ACCESS COMMUNICATION SYSTEM” [Docket No. WEST14-00029]; and
[0037]35) Serial No. 60/270,430, filed Feb. 21, 2001, entitled “METHOD FOR ESTABLISHING A PRIORITY CALL IN A FIXED WIRELESS ACCESS COMMUNICATION SYSTEM” [Docket No. WEST14-00030].
[0038] The above applications are commonly assigned to the assignee of the present invention. The disclosures of these related patent applications are hereby incorporated by reference for all purposes as if fully set forth herein.
Provisional Applications (17)
|
Number |
Date |
Country |
|
60262712 |
Jan 2001 |
US |
|
60262825 |
Jan 2001 |
US |
|
60262698 |
Jan 2001 |
US |
|
60262827 |
Jan 2001 |
US |
|
60262826 |
Jan 2001 |
US |
|
60262951 |
Jan 2001 |
US |
|
60262824 |
Jan 2001 |
US |
|
60270430 |
Feb 2001 |
US |
|
60263101 |
Jan 2001 |
US |
|
60263097 |
Jan 2001 |
US |
|
60273579 |
Mar 2001 |
US |
|
60262955 |
Jan 2001 |
US |
|
60262708 |
Jan 2001 |
US |
|
60273689 |
Mar 2001 |
US |
|
60273757 |
Mar 2001 |
US |
|
60270378 |
Feb 2001 |
US |
|
60270385 |
Feb 2001 |
US |