Rubin, B.J. et al. (1993) “Calculation of Multi-Port Paramters of Electronic Packages Using a General Purpose Electromagnetic Code”, Proceedings of the 2nd IEEE Topical Meeting on Electrical Performance of Electronic Packaging, EPEP'93, pp. 37-39. |
Smith, H.H., “Multi-Reflection Algorithm for Timed Statistical Coupled Noise Checking”, Proceedings of 4th IEEE Topical Meeting on Electrical Performance of Electronic Packaging, pp. 4-6. |
Dansky, A.H., et al. (1996) “Analysis and Results of Net Coupling Within a High Performance of Electronic Packaging”, pp. 36-38. |
Tripathi, V.K. et al. (1988) “Equivalent Circuit Modeling of Losses and Dispersion in Single and Coupled Lines for Microwave and Millimeter—Wave Integrated Cicuits”, IEEE Transactions on Microwave Theory and Techniques. |
Kim, S. et al. (1997) “Time Domain Multiconductor Transmission Line Analysis Using Effective Internal Impedance”, Proceedings of the 6th IEEE Topical Meeting on Electrical Performance of Electronic Packaging, pp. 255-258. |
Krauter, B. et al. “Layout Based Frequency Dependent Inductance and Resistance Extraction for On-Chip Interconnect Timing Analysis”, submitted to DAC'98. |
Deutsch, A. et al. (1995) “Modeling and Characterization of Long On-Chip Interconnections for High-Performance Microprocessors”, IBM Journal Res. Develop., vol. 39-547-567. |
Ling, D.D. et al. (1987) “Interconnection Modeling” in Advances in CAD for VLSI, 3, Part II, Circuit Analysis, Simulation and Design, pp. 211-291. |
Shepard, K.L., (1997), Design Methodology for the S/390 Parallel Enterprise Server G4 Microprocessors, IBM Journal Res. Develop., vol. 41:515-547. |
Deutsch, A., et al. (1997) “The Importance of Inductance and Inductive Coupling for On-Chip Wiring”, Proceedings of 6th IEEE Topical Meeting on Electrical Performance of Electronic Packaging, pp. 53-56. |
Sigal, L. et al. (1997) “Circuit Design Techniques for the High-Performance CMOS IBM S/390 Parallel Enterprise Server G4 Microprocessor”, IBM Journal Res. Develop, vol. 4:489-503. |
Giedke, B.A. et al. (1997) “A 600 MHz Superscaler RISC Microprocessor with Out-of-Order Execution”, IEEE International Solid State Circuits Conference, pp. 656-657. |
Silberman, J. et al. (1998) “A 1.0 GHz Single-Issue 64b PowerPC Integer Processor”, IEEE International Solid State Circuits Conference. |
Deutsch, A. et al. (1997) “When Are Transmission-Line Effects Important for On-Chip Interconnections”, IEEE International Solid State Circuits Conference, vol. 45:1836-1846. |