Claims
- 1. For use in a receiver capable of decoding trellis encoded signals, an apparatus for reducing error in a decision feedback equalizer comprising:
a trellis decoder; and a decision feedback equalizer coupled to at least one path memory output of said trellis decoder, said decision feedback equalizer capable of obtaining at least one symbol value from said trellis decoder for use as an estimate in channel equalization.
- 2. The apparatus as claimed in claim 1 wherein said decision feedback equalizer is coupled to each path memory output of said trellis decoder, said decision feedback equalizer capable of obtaining a symbol value from each path memory output of said trellis decoder for use as an estimate in channel equalization.
- 3. The apparatus as claimed in claim 2 wherein X tapped delay lines of said decision feedback equalizer are coupled to X respective stages of a path memory unit of said trellis decoder.
- 4. The apparatus as claimed in claim 3 wherein each of said X respective stages of said path memory unit of said trellis decoder provides twelve (12) symbol inputs to said decision feedback equalizer.
- 5. The apparatus as claimed in claim 4 wherein said receiver is capable of decoding ATSC standard trellis encoded signals, and wherein the value of X is one of: twelve or sixteen.
- 6. For use in a receiver capable of decoding trellis encoded signals, an apparatus for reducing error in a decision feedback equalizer comprising:
a first equalizer unit comprising a first forward equalizer and a first decision feedback equalizer; a first trellis decoder coupled to said first equalizer unit, wherein said first decision feedback equalizer is capable of obtaining a symbol value from each path memory output of said first trellis decoder for use as an estimate in channel equalization; a second equalizer unit comprising a second forward equalizer and a second decision feedback equalizer; a second trellis decoder coupled to said second equalizer unit wherein said second decision feedback equalizer is capable of obtaining a symbol value from each path memory output of said second trellis decoder for use as an estimate in channel equalization; and wherein the output of said first trellis decoder is provided to said second equalizer unit.
- 7. The apparatus as claimed in claim 6 wherein said first equalizer unit uses a first error metric and said second equalizer unit uses a second error metric.
- 8. The apparatus as claimed in claim 6 further comprising a buffer coupled to said second equalizer unit, said buffer capable of receiving an input signal that is provided to an input of said first equalizer unit, said buffer further capable of compensating for the latency of said first equalizer unit and said first trellis decoder.
- 9. The apparatus as claimed in claim 8 wherein said first trellis decoder outputs hard decisions to said second equalizer unit.
- 10. The apparatus as claimed in claim 9 wherein said second feedback equalizer of said second equalizer unit uses hard decisions from said first trellis decoder to minimize errors in said second equalizer unit.
- 11. A high definition television receiver capable of decoding ATSC standard trellis encoded signals comprising an apparatus for reducing error in a decision feedback equalizer comprising:
a trellis decoder; and a decision feedback equalizer coupled to at least one path memory output of said trellis decoder, said decision feedback equalizer capable of obtaining at least one symbol value from said trellis decoder for use as an estimate in channel equalization.
- 12. The high definition television receiver as claimed in claim 11 wherein said decision feedback equalizer is coupled to each path memory output of said trellis decoder, said decision equalizer capable of obtaining a symbol value from each path memory output of said trellis decoder for use as an estimate in channel equalization.
- 13. The high definition television receiver as claimed in claim 12 wherein X tapped delay lines of said decision feedback equalizer are coupled to X respective stages of a path memory unit of said trellis decoder.
- 14. The high definition television receiver as claimed in claim 13 wherein each of said X respective stages of said path memory unit of said trellis decoder provides twelve (12) symbol inputs to said decision feedback equalizer.
- 15. The high definition television receiver as claimed in claim 14 wherein the value of X is one of: twelve or sixteen.
- 16. A high definition television receiver capable of decoding ATSC standard trellis encoded signals comprising an apparatus for reducing error in a decision feedback equalizer comprising:
a first equalizer unit comprising a first forward equalizer and a first decision feedback equalizer; a first trellis decoder coupled to said first equalizer unit, wherein said first decision feedback equalizer is capable of obtaining a symbol value from each path memory output of said first trellis decoder for use as an estimate in channel equalization; a second equalizer unit comprising a second forward equalizer and a second decision feedback equalizer; a second trellis decoder coupled to said second equalizer unit wherein said second decision feedback equalizer is capable of obtaining a symbol value from each path memory output of said second trellis decoder for use as an estimate in channel equalization; and wherein the output of said first trellis decoder is provided to said second equalizer unit.
- 17. The high definition television receiver as claimed in claim 16 wherein said first equalizer unit uses a first error metric and said second equalizer unit uses a second error metric.
- 18. The high definition television receiver as claimed in claim 16 further comprising a buffer coupled to said second equalizer unit, said buffer capable of receiving an input signal that is provided to an input of said first equalizer unit, said buffer further capable of compensating for the latency of said first equalizer unit and said first trellis decoder.
- 19. The high definition television receiver as claimed in claim 18 wherein said first trellis decoder outputs hard decisions to said second equalizer unit.
- 20. The high definition television receiver as claimed in claim 19 wherein said second feedback equalizer of said second equalizer unit uses hard decisions from said first trellis decoder to minimize errors in said second equalizer unit.
- 21. For use in a receiver capable of decoding trellis encoded signals, a method for reducing error in a decision feedback equalizer comprising the steps of:
coupling X path memory unit outputs of a trellis decoder to X filter tap cells in said decision feedback equalizer; decoding a symbol from each of said X path memory unit outputs of said trellis decoder; providing said decoded symbols to said respective inputs of X filter tap cells in said decision feedback equalizer; and using said decoded symbols as estimates in said decision feedback equalizer to perform channel equalization.
- 22. For use in a receiver capable of decoding trellis encoded signals, a method for reducing error in a decision feedback equalizer comprising the steps of:
obtaining an estimate of a symbol stream using a first equalizer unit and a first trellis decoder; providing said estimate of said symbol stream to a second equalizer unit and a second trellis decoder; and minimizing error in said second equalizer unit and said second trellis decoder using decisions from said first trellis decoder.
- 23. The method as claimed in claim 22 further comprising the steps of:
using a first error metric in said first equalizer unit and in said first trellis decoder; and using a second error metric in said second equalizer unit and in said second trellis decoder.
- 24. The method as claimed in claim 22 further comprising the steps of:
obtaining hard decisions from said first trellis decoder; and providing said hard decisions to said second equalizer unit.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The invention disclosed in this patent application is related to the invention disclosed in United States Patent Application Serial Number [Attorney Docket No. PHIL06-01429] by D. Birru entitled “A Two Stage Equalizer for Trellis Coded Systems” filed concurrently with this patent application. The invention disclosed in this patent application is also related to the invention disclosed in United States Patent Application Serial Number [Attorney Docket No. PHIL06-01720] by K. Wittig et al. entitled “Generation of Decision Feedback Equalizer Data Using Trellis Decoder Traceback Output in an ATSC HDTV Receiver” filed concurrently with this patent application. The related patent applications are commonly assigned to the assignee of the present invention. The disclosures of the related patent applications are hereby incorporated by reference in the present patent application as if fully set forth herein.