Claims
- 1. In a display driver circuit having a plurality of output terminals, said display driver circuit coupled to a system which provides update commands and display addresses of blocks which are to be updated, a method for updating a display comprising the steps of:
receiving a first initial select sub-line address from said system; generating a series of select sub-line addresses based on said first initial select line address; decoding each of said select sub-line addresses of said series of select sub-line addresses; and asserting a series of update signals on a first group of said plurality of output terminals, each output terminal of said first group corresponding to an associated select sub-line address.
- 2. A method according to claim 1, wherein said step of receiving said initial select sub-line address includes the steps of:
receiving a block address from said system; and generating said initial select sub-line address based on said block address.
- 3. A method according to claim 1, wherein said method for updating said display further comprises the steps of:
receiving another initial select sub-line address; and generating another series of select sub-line addresses based on said another initial select sub-line address.
- 4. A method according to claim 3, wherein said step of receiving said another initial select sub-line address includes the steps of:
receiving a block address from said system; and generating said another initial select sub-line address based on said block address.
- 5. A display driver circuit for driving a display including an array of pixel cells, said display driver circuit comprising:
a plurality of write signal output terminals for providing write signals to said display to latch data into said display; a select sub-line sequencer for providing at an output a series of select sub-line addresses; and a select decoder having an input, coupled to said output of said select sequencer, and a plurality of select sub-line signal output terminals, for decoding each said select sub-line address and asserting a pixel update signal on a corresponding one of said select sub-line signal output terminals, said pixel update signal on said one of said select sub-line signal output terminals causing some but not all of the pixel cells of an associated row to assert the previously latched data onto their associated pixel electrodes.
- 6. A display driver circuit according to claim 5, further comprising a select address register coupled to said select sub-line sequencer for providing an initial select line address to said select sub-line sequencer.
- 7. A display driver circuit according to claim 6, wherein said select address register includes an input terminal for receiving another initial select line address.
- 8. A display driver circuit according to claim 7, wherein:
said select sub-line sequencer includes a control input terminal; and wherein said select sub-line sequencer outputs a next address of said series of select sub-line addresses responsive to receipt of a first control signal; and wherein said select sub-line sequencer outputs a new series of select sub-line addresses based on said another initial select line address responsive to receipt of a second control signal.
RELATED APPLICATIONS
[0001] This application is a divisional of copending U.S. patent application Ser. No. 08/970,665, filed on Nov. 14, 1997, by the same inventors, which is incorporated herein by reference in its entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08970665 |
Nov 1997 |
US |
Child |
09909886 |
Jul 2001 |
US |