System and method for regulating loading on an integrated circuit power supply

Information

  • Patent Grant
  • 8339102
  • Patent Number
    8,339,102
  • Date Filed
    Monday, November 15, 2004
    20 years ago
  • Date Issued
    Tuesday, December 25, 2012
    12 years ago
Abstract
A load adjustment circuit and a method for adjusting a load are provided. The circuit may include a power source to supply power to a load, and a control unit to control a property of the load. The control unit may be adapted to adjust a property of the load based on a signal received from the power source. The method may include supplying power to a load and adjusting a property of the load to decrease the power supplied to the load if the power supplied to the load is greater than a maximum threshold.
Description
FIELD OF THE INVENTION

The present invention relates to Voltage/Current sources in general, and more particularly, to a method and apparatus for driving a load or for adjusting a load driven by a voltage or current source.


BACKGROUND OF THE INVENTION

Non-volatile memory (“NVM”) arrays, such as erasable, programmable read only memory (EPROM) or flash memory arrays, or electrically erasable, programmable read only memory (EEPROM) arrays, require high positive or negative voltages to program and erase memory cells of the array. Typically, these voltages are higher than the voltage supplied for other operations (Vdd). Voltage/Current sources are generally used to boost on-chip voltages above the supply voltage Vdd to reach the voltages required for programming or erasing. A charge pump may be used as a voltage/current source.


A charge pump may comprise cascaded stages that progressively boost the output voltage to higher levels. The charge pump may progressively store an increasing charge on a capacitor that is part of a capacitor-diode combination, with several such stages being placed together in a network to obtain the desired increase in voltage.


Reference is made to FIG. 1 which illustrates four stages of a commonly used four-stage charge pump architecture, called a four-phased-clock, threshold-voltage-canceling pump architecture (see Umezawa, IEEE Journal of Solid State Circuits, Vol. 27, 1992, page 1540).


The charge pump circuit includes a plurality of charge transfer transistors (reference letters m1) connected in series. In FIG. 1, four such charge transfer transistors are shown, labeled m1, m2, m3 and m4. Charge transfer transistors m1 may use, but are not limited to, CMOS (complementary metal oxide semiconductor) technology, being either n-channel or p-channel (NMOS or PMOS) field effect transistors (FETs). FIG. 1 illustrates a positive charge pump based on NMOS.


For the optimal design of voltage/current sources, such as charge pumps, it may be advantageous to know the characteristics of the load being driven by the power source. However, in some cases, it may be difficult to predict the output current that may be required by the load. For example, in memory devices, such as EPROM, Flash or EEPROM memory devices, many memory cells may require a high voltage at the same time, for example, to perform program and erase operations. In such operations, the current drawn by the the NVM cell may vary significantly based on factors such as voltage, temperature, process corners, number of program/erase cycles already passed, etc. If the total current of many NVM cells exceeds the capacity of the voltage/current source, then the voltage/current source may not be able to supply the required voltage to perform the operation of the memory device.


In addition to the difficulties in predicting the current required by a particular load, it may also be difficult to predict the output of the voltage/current source, because it may be dependent upon many unstable variables such as the positive voltage supply (Vdd), temperature, process conditions and load. As such, an appropriate regulation apparatus may be used to control and provide a desired voltage at the output of the voltage/current source.


Accordingly, in many cases, a regulation method may be used to enhance the operation of the charge pump. This may be accomplished by using a regulator to regulate the pump output. There are many approaches to regulating the output voltage, e.g., by Vdd voltage, Vdd current, by clock frequency, etc. The regulator may typically adjust the capability of the charge pump according to the required current of the load. Thus, for example, if the current of the load exceeds a maximum value, the regulator may not be able to adjust the charge pump and it may stay in saturation.


Known methods of regulating the output voltage of a charge pump suffer from limitations that may significantly affect the overall efficiency of its operation.


For example, one known method for providing regulation of the output of a charge pump suffers from the drawback of current inefficiency. As shown in the illustration of FIG. 2, the regulated output voltage of charge pump 100 which is driven to load 120 is fed into a voltage divider 102 and compared to a reference voltage (Vref) 104 at operational amplifier 106. In this circuit, the regulation of the output of charge pump 100 is achieved by shunting the output to ground 108. Thus, when charge pump 100 operates at minimum energy, e.g., low Vdd, the current dissipated through ground 108 is, likewise, low. However, when charge pump 100 operates at higher energy conditions, e.g., high Vdd, current is dissipated through ground 108, resulting in inefficient operation of the regulating system of FIG. 2.


SUMMARY OF THE INVENTION

According to an embodiment of the present invention, there is provided a load adjustment circuit comprising a power source to supply power to a load and a control unit to control a property of said load, wherein said control unit adjusts said property of the load based on a signal received from said power source.


According to an embodiment of the present invention, there is provided a method of adjusting a load comprising supplying power to a load and determining whether the power supplied to said load is greater than a maximum threshold and if so, adjusting a property of said load to decrease the power supplied to said load.





BRIEF DESCRIPTION OF THE DRAWINGS

The subject matter regarded as the invention is particularly pointed out and distinctly claimed in the concluding portion of the specification. The invention, however, both as to organization and method of operation, together with objects, features and advantages thereof, may best be understood by reference to the following non limiting detailed description when read with the accompanied drawings in which:



FIG. 1 is a simplified circuit diagram of a commonly used charge pump architecture including a four-phased charge pump;



FIG. 2 is a block diagram illustration of a commonly used shunting system for charge pump output voltage regulation;



FIG. 3 is a simplified block diagram illustration of an apparatus for adjusting a load in accordance with some embodiments of the present invention;



FIG. 4 is a simplified block diagram illustration of a regulated apparatus for adjusting a load in accordance with some embodiments of the present invention; and



FIG. 5 is a flow chart illustration of a method to adjust a load, in accordance with some embodiments of the present invention.





It will be appreciated that for simplicity and clarity of these non-limiting illustrations, elements shown in the figures have not necessarily been drawn to scale. For example, the dimensions of some of the elements may be exaggerated relative to other elements for clarity. Further, where considered appropriate, reference numerals may be repeated among the figures to indicate corresponding or analogous elements.


DETAILED DESCRIPTION OF THE PRESENT INVENTION

Reference is made to FIG. 3 which is a simplified block diagram illustration of an apparatus for adjusting a load supplied by a voltage/current source in accordance with some embodiments of the present invention.


Some embodiments of the present invention may include a power source 300, which power may, for example, be used to boost on-chip voltages above the supply voltage Vdd. In some embodiments, the output of power source 300 may be used to reach voltages required for programming or erasing memory cells. The power source may drive a load 310. Control unit 320 may adjust a property of load 310. In some embodiments of the present invention, power source 300 may be a constant voltage/current source. Control unit 320 may receive signals relating to the power supplied to load 310 and accordingly adjust a property of load 310 to increase or decrease its power consumption.


Various parameters alone or in combination with each other may be used to correspond to a property of the load 310 adjusted by control unit 320. In some embodiments of the present invention, the property of the load may be its size. For example, in some embodiments of the invention, load 310 may be a segmented virtual ground array having connectable cells or groups of cells. Thus, for example, adjusting the size of the load may entail connecting or disconnecting a word line or a bit line within load 310. Other properties of the load being driven that may be adjusted by control unit 320 are the output impedance, e.g., the number of connected bit lines, or the number of connected memory cells.


Reference is now made to FIG. 4 which is a simplified block diagram illustration of a regulated apparatus for adjusting a load in accordance with some embodiments of the present invention.


In accordance with some embodiments of the invention, if an output parameter of the power source 400, for example, the output current or voltage reaches or exceeds a maximum threshold value, control unit 420 may generate an overload signal, triggering an adjustment mechanism to adjust a property of load 410, for example, in order to decrease the power required by the load 410. The maximum threshold, may, for example, correspond to the maximum voltage that the power source 400 is capable of supplying, thereby avoiding frequent exhaustion of the power source. Control unit 420 may incrementally adjust one or more properties of load 410 based on such overload signal, until the overload signal is no longer generated.


In the embodiment shown, regulator 430 may operate in conjunction with control unit 420. Regulator 430 may regulate the operation of the power source 400. Thus, in some instances of overload, the power source may be adjusted, and in other instances of overload, the load may be adjusted, and in yet other instances, both may be adjusted. The choice may depend on a variety of factors, for example, mode of operation or other operating conditions. Thus, an overload signal may be generated, for example, from regulator 430 to control unit 420.


The adjustment of load, in accordance with some embodiments of the invention may be performed by using an array architecture described in U.S. Pat. No. 5,963,465 titled “A SYMMETRIC SEGMENTED MEMORY ARRAY ARCHITECTURE”. A load unit may comprise a portion of an area in the array, and therefore, adjusting the load may be performed without adding additional circuitry.


Reference is now made to FIG. 5 which is a flow chart illustration of a method to adjust a load, in accordance with some embodiments of the present invention.


In accordance with some embodiments of the invention, the control unit may set an initial load. The control unit may initially connect the voltage/current source to a minimum number of load units, for example, one load unit, or to a maximum number of load units, for example, the memory array (block 1000). A load unit may, for example, be a block or sub-array of memory cells, one or a number of word lines or bit lines, or an individual memory cell. As long as a voltage/current source is capable of supplying power to this size of load within certain limits, the “overload” signal may not be set, for example, by an overload bit being at a “0” logic level, and the number of load units driven by the power source may be increased (blocks 2000 and 4000). These blocks may be repeated as long as the load is not at its maximal size or as long as the power source is able to supply the sufficient power to the load (block 3000). When the voltage/current is incapable of supplying power to the load within certain limits (block 2000), the “overload” signal may be set, for example, by adjusted an overload bit to a “1” logic level. In such case, as long as the charge pump is connected to more than one load unit, the amount of load units may be decreased (blocks 5000 and 6000). Accordingly, the size of the load may be established (block 7000).


The method of the present invention may define an optimal load parameter. The optimal load parameter may be the lesser of the total size of the load, for example, all memory cells in an array being driven, or the maximum load that the power source is able to drive simultaneously. The optimal load parameter may, for example, be used as a default parameter in the operation of the present invention. In accordance with embodiments of the present invention, the optimal power may be determined every number of cycles of operation of the load or it may be reset when the “overload” signal is set from active to inactive, for example, when an overload bit is changed from “1” to “0”.


In accordance with some embodiments of the present invention, the load may be further adjusted due to fabrication parameters such as process corners (e.g. cells with extreme characteristics), temperature changes, Vdd and load current fluctuation.


The voltage/current source of embodiments of the present invention may be any suitable power source, for example, a constant voltage/current source or one or more charge pumps to boost on-chip voltages above the supply voltage Vdd to reach the voltages required for programming or erasing. However, it will be understood by those of ordinary skill in the art that the present invention may be practiced with other Voltage/Current sources in addition to or in place of such one or more charge pumps.


Some embodiments of the present invention benefit from a significant reduction in the on-chip area required for a power source, such as a charge pump, for example, by requiring a reduced number of capacitors to boost voltages above the supply voltage Vdd to reach the voltages required for programming or erasing. Typically, in conventional design of charge pumps, the fluctuation of a load may be covered by added capacitors to boost the voltage above the supply voltage Vdd. In accordance with some embodiments of the invention, the fluctuation of the load may be covered by adapting the load to the voltage/current source.


It will be appreciated by person skilled in the art, that the present invention is not limited by what has been particularly shown and described in the embodiments described hereinabove.

Claims
  • 1. A non-volatile memory device comprising: a charge pump to supply power to a load comprised of a set of selectively connectable load units, wherein each load unit includes a set of non-volatile memory cells; anda load adjusting circuit to adjust a number of load units concurrently connected to said charge pump based on an overload signal from said charge pumpswherein said charge pump, said load adjusting circuit, and said load are disposed on a memory chip.
  • 2. The load adjustment circuit of claim 1, wherein said charge pump is a phased charge pump.
  • 3. The load adjustment circuit according to claim 1, comprising a regulator to regulate said charge pump.
  • 4. The load adjustment circuit according to claim 1, wherein said charge pump is a constant power source.
  • 5. The load adjustment circuit according to claim 1, wherein said number of load units comprise a segmented virtual ground array.
  • 6. A method of operating a non-volatile memory device including a load comprised of a number of selectively detachable non-volatile memory cell load segments of the non-volatile memory device, said method comprising: supplying power from a charge pump to said load; anddetermining based on an overload signal from said charge pump whether the power supplied to said load is greater than a maximum threshold of the charge pump and if so, changing a number of load segments concurrently connected to said charge pump.
  • 7. The method of claim 6, comprising determining whether the power supplied to said load is less than a minimum threshold and if so, increasing the number of load segments concurrently connected to said charge pump.
  • 8. The method of claim 6, wherein said maximum threshold is pre-determined.
  • 9. The method of claim 6, wherein said maximum threshold is determined based on operating conditions of said load.
  • 10. The method of claim 6, wherein said maximum threshold is determined based on fabrication parameters of said load.
  • 11. The method of claim 6, comprising determining whether the power supplied to said load is greater than said maximum threshold and if so, reducing the number of load segments concurrently connected to said charge pump.
  • 12. The method of claim 11, comprising determining whether the power supplied to said load is less than a minimum supply threshold and if so, increasing the number of load segments concurrently connected to said charge pump.
  • 13. A method of operating a non-volatile memory device comprising: adjusting a load of the non-volatile device on a charge pump of the non-volatile device by supplying power from said charge pump to said load of segments of non-volatile memory cells; anddetermining based on an overload signal received from said charge pump whether the power supplied to said load is less than a minimum threshold and if so, changing the number of load segments concurrently connected to said charge pump.
  • 14. A non-volatile memory device according to claim 1 wherein said memory chip is a single memory chip.
  • 15. A non-volatile memory device according to claim 1 wherein said digital overload signal includes a single bit which changes for indicating an overload condition.
CROSS-REFERENCE TO RELATED APPLICATIONS

The present application claims priority from U.S. provisional patent application Ser. No. 60/542,871, filed Feb. 10, 2004, which is hereby incorporated by reference in its entirety.

US Referenced Citations (76)
Number Name Date Kind
4961010 Davis Oct 1990 A
5029063 Lingstaedt et al. Jul 1991 A
5081371 Wong Jan 1992 A
5142495 Canepa Aug 1992 A
5142496 Van Buskirk Aug 1992 A
5276646 Kim et al. Jan 1994 A
5280420 Rapp Jan 1994 A
5381374 Shiraishi et al. Jan 1995 A
5422847 Suizu Jun 1995 A
5534804 Woo Jul 1996 A
5553030 Tedrow et al. Sep 1996 A
5559687 Nicollini et al. Sep 1996 A
5581252 Thomas Dec 1996 A
5612642 McClintock Mar 1997 A
5636288 Bonneville et al. Jun 1997 A
5663907 Frayer et al. Sep 1997 A
5672959 Der Sep 1997 A
5675280 Nomura et al. Oct 1997 A
5708608 Park et al. Jan 1998 A
5717581 Canclini Feb 1998 A
5726946 Yamagata et al. Mar 1998 A
5760634 Fu Jun 1998 A
5808506 Tran Sep 1998 A
5815435 Van Tran Sep 1998 A
5847441 Cutter et al. Dec 1998 A
5880620 Gitlin et al. Mar 1999 A
5889721 Gannage Mar 1999 A
5903031 Yamada et al. May 1999 A
5910924 Tanaka et al. Jun 1999 A
5946258 Evertt et al. Aug 1999 A
5963412 En Oct 1999 A
6005423 Schultz Dec 1999 A
6028324 Su et al. Feb 2000 A
6040610 Noguchi et al. Mar 2000 A
6064251 Park May 2000 A
6075402 Ghilardelli et al. Jun 2000 A
6081456 Dadashev Jun 2000 A
6094095 Murray et al. Jul 2000 A
6107862 Mukainakano et al. Aug 2000 A
6118207 Ormerod et al. Sep 2000 A
6130572 Ghilardelli et al. Oct 2000 A
6130574 Bloch et al. Oct 2000 A
6150800 Kinoshita et al. Nov 2000 A
6154081 Pakkala et al. Nov 2000 A
6157242 Fukui Dec 2000 A
6188211 Rincon-Mora et al. Feb 2001 B1
6198342 Kawai Mar 2001 B1
6208200 Arakawa Mar 2001 B1
6246555 Tham Jun 2001 B1
6285614 Mulatti et al. Sep 2001 B1
6297974 Ganesan et al. Oct 2001 B1
6339556 Watanabe Jan 2002 B1
6353356 Liu Mar 2002 B1
6356469 Roohparvar et al. Mar 2002 B1
6359501 Lin et al. Mar 2002 B2
6400209 Matsuyama et al. Jun 2002 B1
6433624 Grossnickle et al. Aug 2002 B1
6452438 Li Sep 2002 B1
6577514 Shor et al. Jun 2003 B2
6608526 Sauer Aug 2003 B1
6614295 Tsuchi Sep 2003 B2
6627555 Eitan et al. Sep 2003 B2
6654296 Jang et al. Nov 2003 B2
6665769 Cohen et al. Dec 2003 B2
6677805 Shor et al. Jan 2004 B2
7085152 Ellis et al. Aug 2006 B2
20020024332 Gardner Feb 2002 A1
20020145465 Shor et al. Oct 2002 A1
20020145483 Bouisse Oct 2002 A1
20020167827 Umeda et al. Nov 2002 A1
20030076159 Shor et al. Apr 2003 A1
20030107428 Khouri et al. Jun 2003 A1
20030202411 Yamada Oct 2003 A1
20040012990 O Jan 2004 A1
20040070906 Kohout et al. Apr 2004 A1
20040151034 Shor et al. Aug 2004 A1
Foreign Referenced Citations (3)
Number Date Country
0693781 Jan 1996 EP
0 843 398 May 1998 EP
02001118392 Apr 2001 JP
Related Publications (1)
Number Date Country
20050174709 A1 Aug 2005 US
Provisional Applications (1)
Number Date Country
60542871 Feb 2004 US