System and method for ripple-free AC power determination

Information

  • Patent Grant
  • 10197605
  • Patent Number
    10,197,605
  • Date Filed
    Thursday, March 26, 2015
    9 years ago
  • Date Issued
    Tuesday, February 5, 2019
    5 years ago
Abstract
A power metering circuit includes a current input path for receiving an analog current input at a first analog to digital converter; a voltage input path for receiving an analog voltage input at a second analog to digital converter; a multiplier configured to multiply an output of the current input path and the voltage input path; a notch filter configured to receive an output of the multiplier, the notch filter having a stop band based on a line frequency; and a control circuit for setting a sampling frequency of the first analog to digital converter and the second analog to digital converter to a multiple of the line frequency.
Description
TECHNICAL FIELD

The present disclosure relates to power metering and, in particular, to systems and methods for determining active and reactive power.


BACKGROUND

In a simple alternating current (AC) circuit, if the circuit is purely resistive, the current and voltage are in-phase, and true or active power is given by P=VI, in watts. If the loads are purely reactive, i.e., inductive or capacitive, then the voltage and current are ninety (90) degrees out of phase, and reactive power is given in Volt-Amperes-Reactive. In this case, there is no net transfer of energy to the load.


Practical loads have resistance, inductance, and capacitance, so both true and reactive power will flow to real loads. Even though the current associated with reactive power does no work at the load, it heats the wires, wasting energy.


In power metering applications, the most common way to measure active and reactive power is to convert current and voltage to digital words or streams with an analog to digital converter (ADC) and then apply a variety of processing to derive active and reactive power. For AC power, the current and voltage both have a fundamental frequency component at the line frequency ω. When doing the instantaneous power calculation, a multiplication is necessary between voltage and current channels. The result of the multiplication contains energy in DC (which is either active or reactive power depending on what quantities have been multiplied) and energy in the 2ω) component, where ω is the line frequency. Usually, this result is low pass filtered (LPF) to extract only the DC information but unless a large filter is applied, the remainder of the 2ω) is still large enough to create large jitters if a PWM (pulse width modulator) output is connected after the LPF.


Shown in FIG. 1 is an example conventional power meter calculation block for AC active or reactive power. The block 100 includes a pair of analog-to-digital converters 102a, 102b, for digitizing current I and voltage V, respectively. The outputs of the ADCs 102a, 102b are filtered by highpass filters (HPF) 104a, 104b, respectively, to remove offset components. Then the current I is multiplied at multiplier 110 with the voltage (switch 108 being closed) to obtain the instantaneous active power or (switch 108 being open), the voltage is applied to phase shifter 106 and then multiplied with the current to obtain the instantaneous reactive power.


The instantaneous powers include a DC component and a 2ω) component due to the multiplication. The instantaneous powers are then lowpass filtered using one or more LPFs 112, 114 to extract the desired quantity. Typically, the filtering is implemented as a simple IIR (infinite impulse response) first order LPF. As noted above, however, if a PWM 116 is applied at the output of the filtering, then jitter can still result from the 2ω) component.


Accordingly, there is a need for an improved and more stable output for power metering.


SUMMARY

According to various embodiments, the 2ω) component may be canceled using the systems and methods disclosed herein. A power metering circuit in accordance with embodiments includes a current input path for receiving an analog current input at a first analog to digital converter; a voltage input path for receiving an analog voltage input at a second analog to digital converter; a multiplier configured to multiply an output of the current input path and the voltage input path; a notch filter configured to receive an output of the multiplier, the notch filter having a stop band based on a line frequency; and a control circuit for setting a sampling frequency of the first analog to digital converter and the second analog to digital converter to a multiple of the line frequency.


In some embodiments, the control circuit includes a phase locked loop configured to receive one of the analog current input and the analog voltage input. In some embodiments, the control circuit comprises a frequency detector and a programmable oscillator configured to receive an output of the frequency detector. In some embodiments, the current input path and the voltage input path each including a highpass filter. In some embodiments, the voltage input path includes a selectable phase shifter. In some embodiments, the circuit further includes an output pulse width modulator.


A power metering circuit in accordance with embodiments includes a first input path for receiving one of an analog current input or an analog voltage input at a first analog to digital converter; a second input path for receiving another of the analog voltage input or the analog current input at a second analog to digital converter; a multiplier configured to multiply an output of the first input path and the second input path; and a notch filter configured to receive an output of the multiplier, the notch filter having a stop band based on a line frequency.


In some embodiments, the circuit includes a control circuit for setting a sampling frequency of the first analog to digital converter and the second analog to digital converter to a multiple of the line frequency. In some embodiments, the control circuit includes a phase locked loop configured to receive one of the analog current input and the analog voltage input. In some embodiments, the control circuit comprises a frequency detector and a programmable oscillator configured to receive an output of the frequency detector. In some embodiments, the first input path and the second input path each including a highpass filter. In some embodiments, the first input path includes a selectable phase shifter. In some embodiments, the circuit includes an output pulse width modulator.


A method in accordance with embodiments includes receiving an analog current input at a first analog to digital converter; receiving an analog voltage input at a second analog to digital converter; multiplying an output of the current input path and the voltage input path; notch filtering an output of the multiplier with a stop band based on a line frequency; and setting a sampling frequency of the first analog to digital converter and the second analog to digital converter to a multiple of the line frequency.


In some embodiments, setting the sampling frequency includes using a phase locked loop configured to receive one of the analog current input and the analog voltage input. In some embodiments, setting the sampling frequency comprises using a frequency detector and a programmable oscillator configured to receive an output of the frequency detector. In some embodiments, the current input path and the voltage input path each including a highpass filter. In some embodiments, the voltage input path includes a selectable phase shifter.


These, and other aspects of the disclosure will be better appreciated and understood when considered in conjunction with the following description and the accompanying drawings. It should be understood, however, that the following description, while indicating various embodiments of the disclosure and numerous specific details thereof, is given by way of illustration and not of limitation. Many substitutions, modifications, additions and/or rearrangements may be made within the scope of the disclosure without departing from the spirit thereof, and the disclosure includes all such substitutions, modifications, additions and/or rearrangements.





BRIEF DESCRIPTION OF THE DRAWINGS

The drawings accompanying and forming part of this specification are included to depict certain aspects of the disclosure. It should be noted that the features illustrated in the drawings are not necessarily drawn to scale. A more complete understanding of the disclosure and the advantages thereof may be acquired by referring to the following description, taken in conjunction with the accompanying drawings in which like reference numbers indicate like features and wherein:



FIG. 1 is a diagram illustrating an exemplary system according to the prior art.



FIG. 2 is a diagram illustrating an exemplary system in accordance with embodiments.



FIG. 3 is a diagram illustrating an exemplary system in accordance with embodiments.





DETAILED DESCRIPTION

The disclosure and various features and advantageous details thereof are explained more fully with reference to the exemplary, and therefore non-limiting, embodiments illustrated in the accompanying drawings and detailed in the following description. It should be understood, however, that the detailed description and the specific examples, while indicating the preferred embodiments, are given by way of illustration only and not by way of limitation. Descriptions of known programming techniques, computer software, hardware, operating platforms and protocols may be omitted so as not to unnecessarily obscure the disclosure in detail. Various substitutions, modifications, additions and/or rearrangements within the spirit and/or scope of the underlying inventive concept will become apparent to those skilled in the art from this disclosure.


As will be discussed in greater detail below, embodiments provide an improved ripple-free calculation block for determining active or reactive power, removing the 2ω component. In particular, embodiments use a notch filter to remove the 2ω component. If the notch filter has a notch at 2ω, the component is removed and after the filter, the output contains only the desired DC quantity.


A difficulty can arise, however, because the 2ω frequency must be known in order to place a notch at the 2ω frequency. Typically, however, the line frequency is not known and can move and change with time, temperature and network inaccuracies.


Accordingly, embodiments are provided that include a control circuit which can track the line frequency and provide the notch at the correct 2ω frequency. One such embodiment employs a phase-locked loop (PLL) and is shown, for example, in FIG. 2.


The block 200 of FIG. 2 includes a pair of analog-to-digital converters 202a, 202b, for digitizing current I and voltage V, respectively. The outputs of the ADCs 202a, 202b are filtered by highpass filters 204a, 204b, respectively, to remove offset components. Then the current I is multiplied at multiplier 210 with the voltage (switch 208 being closed) to obtain the instantaneous active power or (switch 208 being open), the voltage is applied to phase shifter 206 and then multiplied with the current to obtain the instantaneous reactive power.


The instantaneous powers include a DC component and a 2ω) component due to the multiplication. The 2ω) component is filtered using a notch filter 212 in accordance with embodiments. Active or reactive power signal is then filtered at 214 and provided to PWM 216 from which a pulse output is provided.


In addition, a phase locked loop 218 is provided to receive and lock the line frequency. As shown, the PLL 218 outputs Nfline, which is used by the ADC as the sampling frequency. Thus, the data rate of the ADC is a multiple of the line frequency. If the converter is an oversampling converter, then oversampling rate is NflineOSR, OSR being the oversampling ratio. In this case, all calculations are performed at the data rate frequency Nfline. The notch filter 212 may be implemented as a first or second order sinc filter. In such a case, if the data rate of the ADC is Nfline, an oversampling rate or averaging factor of N/2 can be used to get a notch at precisely the 2fline frequency.


The N factor depends on the desired bandwidth of the converter. For example, if the application requires convert 32 harmonics of the line frequency, N >64. Since the PLL has to multiply OSR×N, where OSR is typically between 32 and 512, and N is usually between 8 and 64, the PLL might be a relatively complex analog component.


Consequently, other embodiments may use a programmable master clock oscillator and digital processing blocks as the control circuit. Such an embodiment is illustrated in FIG. 3. The block 300 of FIG. 3 includes a pair of analog-to-digital converters 302a, 302b, for digitizing current I and voltage V, respectively. The outputs of the ADCs 302a, 302b are filtered by highpass filters 304a, 304b, respectively, to remove offset components. Then the current I is multiplied at multiplier 310 with the voltage (switch 308 being closed) to obtain the instantaneous active power or (switch 308 being open), the voltage is applied to phase shifter 306 and then multiplied with the current to obtain the instantaneous reactive power.


The instantaneous powers include a DC component and a 2ω component due to the multiplication. The 2ω component is filtered using a notch filter 312 in accordance with embodiments. Active or reactive power signal is then filtered at 314 and provided to PWM 316 from which a pulse output is provided.


In addition, a control circuit including lowpass filter 318, frequency counter 320, and oscillator 322 is provided. In this embodiment, the line frequency is measured by LPF 318 (e.g., 1st or second order IIR) to avoid the noise and harmonics to disturb the measurement, followed by a zero-crossing detector and frequency counter 320. The line period is then extracted with a number of clock cycles of the frequency detector 320. The frequency of the oscillator 322 is then programmed and adjusted as a function of this line frequency detection to be as close as possible to an integer multiple of the line frequency calculated through the zero crossing path.


In one embodiment, employing a relatively simple notch filter (sinc with an N/2 averaging rate being a power of 2), the number of clock periods detected should be a power of 2 when the oscillator 322 is tuned so that the data rate can be a power of 2 multiple of the fline. In such a case the digital processing needed to implement the notch filter is relatively small (a first order sine filter can be implemented with a simple adder) while the frequency evaluation block size remains in most cases substantially smaller than the PLL of the first case.


With both cases of the PLL and frequency evaluation and tuning of the oscillator, the output result after the notch filter is a DC-only component. The other advantage the notch filter induces is that it cancels also all the 2ω components from all the harmonics of the power line. Therefore the output signal is clean of any harmonics, as long as the frequency tracker (PLL, or programmable oscillator with digital processing) tracks correctly the fline frequency.

Claims
  • 1. A power metering circuit, comprising: a current input path for receiving an analog current input at a first analog to digital converter; a voltage input path for receiving an analog voltage input at a second analog to digital converter; a multiplier configured to multiply an output of the current input path and the voltage input path; a notch filter configured to receive an output of the multiplier, the notch filter having a stop band based on a line frequency; and a control circuit for setting a sampling frequency of the first analog to digital converter and the second analog to digital converter to a multiple of the line frequency, wherein the control circuit comprises a frequency detector and a programmable oscillator configured to receive an output of the frequency detector and to generate said sampling frequency, and wherein the frequency detector comprises a low pass filterfollowed by a zero-crossing detector and frequency counter.
  • 2. A power metering circuit in accordance with claim 1, wherein a number of clock periods detected is a power of 2 multiple of the line frequency.
  • 3. A power metering circuit in accordance with claim 1, the current input path and the voltage input path each including a highpass filter.
  • 4. A power metering circuit in accordance with claim 3, wherein the voltage input path includes a selectable phase shifter.
  • 5. A power metering circuit in accordance with claim 1, including an output pulse width modulator.
  • 6. A power metering circuit, comprising: a first input path for receiving one of an analog current input or an analog voltage input at a first analog to digital converter; a second input path for receiving another of the analog voltage input or the analog current input at a second analog to digital converter; a multiplier configured to multiply an output of the first input path and the second input path; and a notch filter configured to receive an output of the multiplier, the notch filter having a stop band based on a line frequency, and a control circuit for setting a sampling frequency of the first analog to digital converter and the second analog to digital converter to a power of 2 multiple of the line frequency.
  • 7. A power metering in accordance with claim 6, wherein the control circuit includes a phase locked loop configured to receive one of the analog current input and the analog voltage input and to generate said sampling frequency.
  • 8. A power metering circuit in accordance with claim 6, wherein the control circuit comprises a frequency detector and a programmable oscillator configured to receive an output of the frequency detector and to generate said sampling frequency.
  • 9. A power metering circuit in accordance with claim 6, the first input path and the second input path each including a high pass filter.
  • 10. A power metering circuit in accordance with claim 9, wherein the first input path includes a selectable phase shifter.
  • 11. A power metering circuit in accordance with claim 6, including an output pulse width modulator.
  • 12. A method, comprising: receiving an analog current input at a first analog to digital converter; receiving an analog voltage input at a second analog to digital converter; multiplying an output of the current input path and the voltage input path; notch filtering an output of the multiplier with a stop band based on a line frequency; and setting a sampling frequency of the first analog to digital converter and the second analog to digital converter to a power of 2 multiple of the line frequency.
  • 13. A method in accordance with claim 12, wherein setting the sampling frequency includes using a phase locked loop configured to receive one of the analog current input and the analog voltage input.
  • 14. A method in accordance with claim 13, wherein setting the sampling frequency comprises using a frequency detector and a programmable oscillator configured to receive an output of the frequency detector.
  • 15. A method in accordance with claim 12, the current input path and the voltage input path each including a highpass filter.
  • 16. A method in accordance with claim 15, wherein the voltage input path includes a selectable phase shifter.
  • 17. A method in accordance with claim 12, further comprising detecting the line frequency with a detector frequency detector comprising a low pass filter followed by a zero-crossing detector and frequency counter.
  • 18. A power metering circuit in accordance with claim 6, further comprising a detector frequency detector comprising a low pass filter followed by a zero-crossing detector and frequency counter.
US Referenced Citations (42)
Number Name Date Kind
3886449 Wolfinger May 1975 A
4399395 Espelage Aug 1983 A
4490688 Borras Dec 1984 A
4931725 Hutt Jun 1990 A
5349352 Saleh Sep 1994 A
5459432 White Oct 1995 A
5854995 Plis Dec 1998 A
5978741 Elmore Nov 1999 A
6173236 Elmore Jan 2001 B1
6329905 Cunningham Dec 2001 B1
6417792 King Jul 2002 B1
6876178 Wu Apr 2005 B2
6943714 White Sep 2005 B2
6977827 Gritter Dec 2005 B2
7015597 Colby Mar 2006 B2
7102556 White Sep 2006 B2
7425874 Risbo Sep 2008 B2
7778053 Gritter Aug 2010 B2
7962298 Przydatek Jun 2011 B2
8010304 Lu Aug 2011 B2
8073075 Matsuoka Dec 2011 B2
8165835 Singh Apr 2012 B1
9201104 Jackson Dec 2015 B2
9568507 Perry Feb 2017 B2
20040032357 White Feb 2004 A1
20040098699 Breejen May 2004 A1
20050207190 Gritter Sep 2005 A1
20050273482 Moore Dec 2005 A1
20060062291 Marotta Mar 2006 A1
20070067121 Przydatek Mar 2007 A1
20070109823 Rastogi May 2007 A1
20070189045 Gritter Aug 2007 A1
20070279041 Fritz Dec 2007 A1
20070279042 Tan Dec 2007 A1
20080037297 Torre Feb 2008 A1
20080219035 Wu Sep 2008 A1
20100088049 Lu Apr 2010 A1
20120278020 Antonesei Nov 2012 A1
20140009982 Li Jan 2014 A1
20140028282 Perry Jan 2014 A1
20140097691 Jackson Apr 2014 A1
20160282391 Quiquempoix Sep 2016 A1
Foreign Referenced Citations (2)
Number Date Country
1439883 Sep 2003 CN
1439883 Sep 2003 CN
Non-Patent Literature Citations (2)
Entry
Blasko, Vladimir, “Adaptive Filtering for Selective Elimination of Higher Harmonics from Line Currents of a Voltage Source Converter,” Industry Applications Conference, 33rd IAS Annual Meeting, IEEE, pp. 1222-1228 (7 pages), Oct. 12, 1998.
International Search Report and Written Opinion, Application No. PCT/US2016/023561, 15 pages, dated Jun. 17, 2016.
Related Publications (1)
Number Date Country
20160282391 A1 Sep 2016 US