1. Field of the Invention
The present invention relates to systems and methods for testing multiple digital signal transceivers in parallel, taking advantage of predefined uplink (UL) test sequences, configuring the test equipment measurements for different segments of the UL test sequence, and decreasing overall test time thereby.
2. Related Art
Many of today's handheld devices make use of wireless “connections” for telephony, digital data transfer, geographical positioning, and the like. Despite differences in frequency spectra, modulation methods, and spectral power densities, the wireless connectivity standards use synchronized data packets to transmit and receive data.
In general, all of these wireless-connectivity capabilities (e.g. WiFi, WiMAX, Bluetooth, etc.) are defined by industry-approved standards (e.g. IEEE 802.11 and IEEE 802.16) which specify the parameters and limits to which devices having those connectivity capabilities must adhere.
At any point along the device-development continuum, it may be necessary to test and verify that a device is operating within its standards' specifications. Testing takes time, requires specialized instrumentation, and adds to the cost of producing such devices. Therefore, inventions that can reduce overall test time without compromising on required thoroughness are very desirable.
When devices are tested contemporaneously (i.e. in parallel), test-time per unit is reduced by the number of devices. For example, if testing a single device takes 100 seconds, and testing four of them contemporaneously can be done in 120 seconds using essentially the same measurement equipment, then the test-time per device is now 30 seconds.
In accordance with the present invention, multiple digital data packet transceivers can be tested contemporaneously using predefined UL test sequences of synchronized data packets by pre-configuring test measurements, and multiplexing and interleaving portions of the data packets from the devices under test (DUTs).
In accordance with one embodiment of the presently claimed invention, a method of testing a plurality of data signal transmitters with a data signal analyzer includes:
receiving a plurality N of packet data signals simultaneously from a corresponding plurality N of data signal transmitters, wherein
capturing a respective portion of the respective plurality of sequential signal intervals from each one of the plurality N of packet data signals to provide a plurality N of captured portions of the respective plurality of sequential signal intervals, wherein each one of the plurality N of captured portions of the respective plurality of sequential signal intervals has a captured signal duration C; and
processing each one of the plurality N of captured portions of the plurality of sequential signal intervals in accordance with a signal test having a test duration T associated therewith;
wherein the captured signal duration C is
In accordance with another embodiment of the presently claimed invention, a method of testing a plurality of data signal transmitters with a data signal analyzer includes:
receiving a plurality N of packet data signals simultaneously from a corresponding plurality N of data signal transmitters, wherein
capturing a respective portion of the respective plurality of sequential signal intervals from each one of the plurality N of packet data signals to provide a plurality N of captured portions of the respective plurality of sequential signal intervals, wherein each one of the plurality N of captured portions of the respective plurality of sequential signal intervals has a captured signal duration C; and
processing each one of the plurality N of captured portions of the plurality of sequential signal intervals in accordance with a signal test having a test duration T associated therewith;
wherein the captured signal duration C is greater than or equal to the test duration T when the test duration T is greater than a portion I/N of the signal interval duration I.
In accordance with another embodiment of the presently claimed invention, a method of testing a plurality of data signal transmitters with a data signal analyzer includes:
receiving a plurality N of packet data signals simultaneously from a corresponding plurality N of data signal transmitters, wherein
capturing a respective portion of the respective plurality of sequential signal intervals from each one of the plurality N of packet data signals to provide a plurality N of captured portions of the respective plurality of sequential signal intervals, wherein each one of the plurality N of captured portions of the respective plurality of sequential signal intervals has a captured signal duration C; and
processing each one of the plurality N of captured portions of the plurality of sequential signal intervals in accordance with a signal test having a test duration T associated therewith;
wherein the captured signal duration C is less than or equal to the portion I/N of the signal interval duration I when the test duration T is less than or equal to the portion I/N of the signal interval duration I.
The following detailed description is of example embodiments of the presently claimed invention with references to the accompanying drawings. Such description is intended to be illustrative and not limiting with respect to the scope of the present invention. Such embodiments are described in sufficient detail to enable one of ordinary skill in the art to practice the subject invention, and it will be understood that other embodiments may be practiced with some variations without departing from the spirit or scope of the subject invention.
Throughout the present disclosure, absent a clear indication to the contrary from the context, it will be understood that individual circuit elements as described may be singular or plural in number. For example, the terms “circuit” and “circuitry” may include either a single component or a plurality of components which are either active and/or passive and are connected or otherwise coupled together (e.g., as one or more integrated circuit chips) to provide the described function. Additionally, the term “signal” may refer to one or more currents, one or more voltages, or a data signal. Within the drawing, like or related elements will have like or related alpha, numeric or alphanumeric designators. Further, while the present invention has been discussed in the context of implementations using discrete electronic circuitry (preferably in the form of one or more integrated circuit chips), the functions of any part of such circuitry may alternatively be implements using one or more appropriately programmed processors, depending upon the signal frequencies or data rates to be processed.
Referring to
Referring to
As will be readily appreciated, each time slot will have its own respective packet data signal characteristic (e.g., peak power, average power, power spectral density, modulation, etc.), each of which can be different or similar from one time slot to another, or different from or similar to that of any other previous or subsequent time slot, depending upon what is desired to be tested. This can also be true for signals transmitted during any time slots by any of the DUTs.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Accordingly, for testing, in a time-division multiplexed, or time-division duplex (TDD), manner, N DUTs transmitting signals having time slot durations of I for performing a test (e.g., PSD) requiring a time T to complete, the duration C of the captured signals duration C would be: greater than or equal to the test time T when the test time T is greater than a portion I/N of the time slot duration I; and less than or equal to such portion I/N of the time slot duration I when the test time T is less than or equal to such portion I/N of the time slot duration I.
Further in accordance with the presently claimed invention, the TDD, or sequenced capture, technique discussed above can be combined with FDD capture in which multiple DUTs are operated in parallel but at different frequencies.
Referring to
As discussed above, power measurements can already be performed using TDD within a single time slot. While it is also possible to measure signal power of the individual DUTs using FDD by filtering the signals, it may not be advantageous over using TDD, since the analysis required to filter the signals will often be more complex than simple power measurement and test duration is unchanged (one time slot).
However, for EVM testing in which, due to typical signal quality, a full time slot or more is generally required to perform the necessary measurements, such measurement can be performed using FDD by operating the DUTs in parallel at different frequencies. (Other measurements, e.g., mask, however, will generally require use of TDD, as discussed above, which provides the potential benefits of operating over multiple time slots.)
Referring to
Referring to
Referring to
These examples describe a preferred scenario in which the number of EVM measurements requested equal the number of DUTs. If the number of EVM measurements requested were less than the number of DUTs, then the larger number (i.e., equal to the number of DUTs) of EVM measurements would be required to retrieve the EVM for the fewer frequencies (assuming the EVM is to be measured at the same frequency for all DUTs). For example, if three EVM measurements are requested while testing four DUTs, e.g., at frequencies f1, f2 and f3, it would still take four EVM measurements to retrieve the EVM for the three frequencies.
While implementing the FDD techniques discussed above can stress the DUT hardware more. For example, transmitting four high-port frequencies into an instrument will often increase the power level by approximately 6 dB, and inter-modulation products will likely be generated unless high instrument linearity can be maintained. However, the worst inter-modulation products in the frequency planning can be handled by selecting the best-suited frequencies for EVM measurement. Alternatively, the number of simultaneous transmitters to be measured can be reduced. Accordingly, combining FDD and TDD techniques, as discussed above, can yield even lower test times (provided filtering does not take longer than the otherwise gained time advantage, e.g., by using hardware filtering), although more complex test sequences may be required (with each DUT running a different sequence) and frequency planning should be done to avoid inter-modulation products affecting the measured transmit quality or other demanding measurements.
Various other modifications and alternations in the structure and method of operation of this invention will be apparent to those skilled in the art without departing from the scope and the spirit of the invention. Although the invention has been described in connection with specific preferred embodiments, it should be understood that the invention as claimed should not be unduly limited to such specific embodiments. It is intended that the following claims define the scope of the present invention and that structures and methods within the scope of these claims and their equivalents be covered thereby.
This application claims the benefit of priority of U.S. Provisional Application No. 61/252,893 filed on Oct. 19, 2009, which is incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4364080 | Vidovic | Dec 1982 | A |
5335010 | Lindemeier et al. | Aug 1994 | A |
5603113 | De Loe, Jr. | Feb 1997 | A |
6229808 | Teich et al. | May 2001 | B1 |
6442163 | Chopping | Aug 2002 | B1 |
6480489 | Muller et al. | Nov 2002 | B1 |
6532357 | Ichikawa | Mar 2003 | B1 |
6714985 | Malagrino et al. | Mar 2004 | B1 |
6779050 | Horton et al. | Aug 2004 | B2 |
6781992 | Rana et al. | Aug 2004 | B1 |
6785239 | Tasker | Aug 2004 | B1 |
6950442 | Chai et al. | Sep 2005 | B2 |
6963572 | Carr et al. | Nov 2005 | B1 |
7126515 | Kris | Oct 2006 | B1 |
7265629 | Manku | Sep 2007 | B2 |
7292102 | Lee et al. | Nov 2007 | B2 |
7426377 | Tanaka et al. | Sep 2008 | B2 |
7484146 | Olgaard et al. | Jan 2009 | B2 |
7567521 | Olgaard et al. | Jul 2009 | B2 |
7772922 | Olgaard et al. | Aug 2010 | B1 |
7962823 | Olgaard | Jun 2011 | B2 |
20010010751 | Amino et al. | Aug 2001 | A1 |
20020031125 | Sato et al. | Mar 2002 | A1 |
20020105947 | Kitagawa et al. | Aug 2002 | A1 |
20020116694 | Fournier et al. | Aug 2002 | A1 |
20030119463 | Lim | Jun 2003 | A1 |
20040133733 | Bean et al. | Jul 2004 | A1 |
20040198257 | Takano et al. | Oct 2004 | A1 |
20050176376 | Liu | Aug 2005 | A1 |
20050208910 | Burns et al. | Sep 2005 | A1 |
20050243743 | Kimura | Nov 2005 | A1 |
20050281232 | Kim et al. | Dec 2005 | A1 |
20060106946 | Agarwal et al. | May 2006 | A1 |
20060107186 | Cowell et al. | May 2006 | A1 |
20060195732 | Deutschle et al. | Aug 2006 | A1 |
20060220742 | Manku | Oct 2006 | A1 |
20070070691 | Walvis et al. | Mar 2007 | A1 |
20070070881 | Olgaard et al. | Mar 2007 | A1 |
20070071034 | Fleming | Mar 2007 | A1 |
20070177520 | Morinaga et al. | Aug 2007 | A1 |
20070280196 | Olgaard et al. | Dec 2007 | A1 |
20070294378 | Olgaard et al. | Dec 2007 | A1 |
20080172588 | Olgaard | Jul 2008 | A1 |
20080181125 | Imai | Jul 2008 | A1 |
20080298271 | Morinaga et al. | Dec 2008 | A1 |
Number | Date | Country |
---|---|---|
10-2002-0006152 | Jan 2002 | KR |
Number | Date | Country | |
---|---|---|---|
20110090799 A1 | Apr 2011 | US |
Number | Date | Country | |
---|---|---|---|
61252893 | Oct 2009 | US |